A10b, 20-MS/s, 2.6mW fully differential CBSC pipelined ADC in 0.18 μm CMOS

被引:2
作者
Zamani, Majid [1 ]
Jafarabadi-Ashtiani, Shahin [2 ]
Dousti, Masoud [1 ]
Naser-Moghadasi, Mohammad [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Sci & Res Branch, Tehran, Iran
[2] Univ Tehran, Fac Engn, Sch Elect & Comp Engn, Tehran 14174, Iran
来源
IEICE ELECTRONICS EXPRESS | 2010年 / 7卷 / 23期
关键词
CBSC; fully differential architecture; pipeline ADC; low-power design; preset levels designing; offset regulating;
D O I
10.1587/elex.7.1694
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a new structure for comparator-based switched-capacitor circuits has been presented. In contrast with the conventional architecture the proposed algorithm utilizes an extra comparator to make a variable comparator threshold, in order to attenuating the overshoot at the end of the coarse phase. for better designing we introduced some practical issues on preset levels designing. After that this paper proposes a feed forward offset compensation which can avoid offset accumulation in proposed architectures. Finally we designed a 10b 20 MS/s Fully Differential CBSC Pipelined ADC with proposed architecture in a 0.18-mu m standard CMOS process. It achieves 74.4-dB spurious-free-dynamic range (SFDR) and 58.34-dB SNDR. In addition It consumes 2.6mW from a 1.8-V power supply at 40MS/s, which obtains a figure of merit of 210 fJ/step.
引用
收藏
页码:1694 / 1701
页数:8
相关论文
共 7 条
[1]  
[Anonymous], 2006, IEEE ISSCC FEB
[2]  
Brooks L., 2009, P IEEE ISSCC FEB, P166
[3]   Comparator-based switched-capacitor circuits for scaled CMOS technologies [J].
Fiorenza, John K. ;
Sepke, Todd ;
Holloway, Peter ;
Sodini, Charles G. ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2658-2668
[4]  
Gregorian R., 1999, Introduction to CMOS op-amps and comparators
[5]   A 10-MS/s-to-100-kS/s Power-Scalable Fully Differential CBSC 10-Bit Pipelined ADC With Adaptive Biasing [J].
Huang, Mu-Chen ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) :11-15
[6]  
Jeon YD, 2006, PROC EUR SOLID-STATE, P544
[7]   A fully-differential zero-crossing-based 1.2V 1.0b 26MS/s pipelined ADC in 65nm CMOS [J].
Shin, Soon-Kyun ;
You, Yong-Sang ;
Lee, Seung-Hoon ;
Moon, Kyoung-Ho ;
Kim, Jae-Whui ;
Brooks, Lane ;
Lee, Hae-Seung .
2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, :218-+