Low-Power Programmable Pseudorandom Word Generator and Clock Multiplier Unit for High-Speed SerDes Applications

被引:4
|
作者
Chen, Wei-Zen [1 ]
Huang, Guan-Sheng [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
Clock multiplier unit (CMU); parallel feedback shift register (PFSR); psuedorandom word generator (PRWG); SerDes;
D O I
10.1109/TCSI.2008.916507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a low-power programmable pseudorandom word generator (PRWG) and a low-noise clock multiplier unit (CMU) for high-speed SerDes applications. The PRWG is capable of producing test patterns with sequence length of 2(7) - 1, 2(10) - 1, 2(15) - 1, 2(23) - 1, and 2(31) - 1 b according to CCITT recommendations, and the random word is 16-bit wide. High-speed and low-power operations of the PRWG are achieved by parallel feedback techniques. The measured jitter of the CMU is only 3.56 ps(rms), and the data jitter at the PRWG output is mainly determined by the CMU. Implemented in an 0.18-mu m CMOS process, the power dissipation for the PRWG is only 10.8 mW, and the CMU consumes about 87 mW from a 1.8-V supply. This PRWG can be used as a low-cost substitute for external parallel test pattern generators.
引用
收藏
页码:1495 / 1501
页数:7
相关论文
共 50 条
  • [1] A low power programmable PRBS generator and a clock multiplier unit for 10 Gbps serdes applications
    Chen, Wei-Zen
    Huang, Guan-Sheng
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3273 - 3276
  • [2] A high-speed four-phase clock generator for low-power on-chip SerDes applications
    Zid, Mounir
    Scandurra, Alberto
    Tourki, Rached
    Pistritto, Carlo
    MICROELECTRONICS JOURNAL, 2011, 42 (09) : 1049 - 1056
  • [3] A high-speed, low-power clock generator for a microprocessor application
    von Kaenel, VR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) : 1634 - 1639
  • [4] HIGH-SPEED, LOW-POWER, AND HIGHLY RELIABLE FREQUENCY MULTIPLIER FOR DLL-BASED CLOCK GENERATOR
    Ramya, K.
    Sowmiya, B.
    Ilaiyaraja, R.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018, : 1434 - 1439
  • [5] A Low-Power SerDes for High-Speed On-Chip Networks
    Park, Dongjun
    Yoon, Junsub
    Kim, Jongsun
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 252 - 253
  • [6] A Low-power 3.52 Gbps SerDes with a MDLL Frequency Multiplier for High-speed On-chip Networks
    Kim, Jongsun
    Shin, Hyungsik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (06) : 658 - 666
  • [7] RETRACTED: High-Speed, Low-Power, and Highly Reliable Frequency Multiplier for DLL-Based Clock Generator (Retracted Article)
    Ryu, Kyungho
    Jung, Jiwan
    Jung, Dong-Hoon
    Kim, Jin Hyuk
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1484 - 1492
  • [8] MULTIPLIER-ACCUMULATORS HAVE HIGH-SPEED AT LOW-POWER
    不详
    ELECTRONIC PRODUCTS MAGAZINE, 1985, 28 (06): : 31 - 32
  • [9] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [10] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532