A high bandwidth power scalable sub-sampling 10-bit pipelined ADC with embedded sample and hold

被引:26
作者
Ahmed, Imran [1 ]
Johns, David A. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
ADC; CMOS; current modulated power scaling (CMPS); current starved; delay cell; pipeline; power reduction; power scalable; rapid power-on opamp; reconfigurable; sample and hold; scalable; sub-sampling;
D O I
10.1109/JSSC.2008.923727
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined ADC architecture for use in sub-sampled systems which is power scalable in relation to its down sampled bandwidth is presented. The ADC uses a technique to eliminate the front-end sample hold, thereby reducing power consumption. The technique allows for a power savings of >20% compared to a previous design. A method to improve the settling behavior of rapid power-on opamps is also presented. Measured results in a 1.8 V 0.18 mu m CMOS process verify the removal of the front-end sample and hold does not cause gross MSB errors for input frequencies higher than 267 MHz. With f(s) = 50 MS/s, for f(in) = 79 MHz the SNDR is 51.5 dB, and with f(s) = 4.55 MS/s for f(in) = 267 MHz the SNDR is 52.2 dB.
引用
收藏
页码:1638 / 1647
页数:10
相关论文
共 17 条
  • [11] Wide-Bandwidth, High-Linearity, 2.8-GS/s, 10-bit Accurate Sample and Hold Amplifier in 130-nm SiGe BiCMOS
    Tantawy, Ramy
    Patel, Vipul J.
    Smith, Dale Shane
    Rashid, S. M. Shahriar
    Casto, Matthew
    Duncan, Lucas
    Fragasse, Roman
    Dupaix, Brian
    Boglione, Luciano
    Goodman, Joel
    Khalil, Waleed
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (05) : 1758 - 1768
  • [12] LDO-Free Power Management System: A 10-bit Pipelined ADC Directly Powered by Inductor-Based Boost Converter With Ripple Calibration
    Wang, Hanyu
    Sin, Sai-Weng
    Lam, Chi-Seng
    Maloberti, Franco
    Martins, Rui Paulo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4174 - 4186
  • [13] A 10-bit 40 MS/s SAR ADC with a low-noise low-offset dynamic comparator and a high-linearity sampling switch
    Wang, Yulei
    Zheng, Dandan
    Jiang, Xiubin
    Huang, Kai
    [J]. IEICE ELECTRONICS EXPRESS, 2024, 21 (12): : 6 - 6
  • [14] A 10-bit 40 MS/s SAR ADC With a Low-Noise Low-Offset Dynamic Comparator and a High-Linearity Sampling Switch
    Wang, Yulei
    Zheng, Dandan
    Jiang, Xiubin
    Huang, Kai
    [J]. IEICE ELECTRONICS EXPRESS, 2024,
  • [15] A Reconfigurable and Power-Scalable 10-12 Bit 0.4-44 MS/s Pipelined ADC With 0.35-0.5 pJ/Step in 1.2 V 90 nm Digital CMOS
    Taherzadeh-Sani, Mohammad
    Hamoui, Anas A.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (01) : 74 - 83
  • [16] A low-power 10-bit CCP-based pipelined ADC using a multi-level variable current source MDAC and an ultra-low-power double-tail dynamic latch
    Firouzkouhi, Hossein
    Ashraf, Mohammadreza
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (03) : 830 - 852
  • [17] A very low power and low signal 5 bit 50 M samples/s double sampling pipelined ADC for Monolithic Active Pixel Sensors in high energy physics and biomedical imaging applications
    Dahoumane, M.
    Bouvier, J.
    Dzahini, D.
    Martel, L. Gallin
    Lagorio, E.
    Hostachy, J-Y.
    Hu, Y.
    [J]. 2008 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (2008 NSS/MIC), VOLS 1-9, 2009, : 1366 - +