Advanced timing analysis based on post-OPC extraction of critical dimensions

被引:30
作者
Yang, J [1 ]
Capodieci, L [1 ]
Sylvester, D [1 ]
机构
[1] Adv Micro Devices Inc, Sunnyvale, CA 94086 USA
来源
42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005 | 2005年
关键词
OPC; layout; process CD; design flow;
D O I
10.1109/DAC.2005.193834
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
While performance specifications are verified before sign-off for a modern nanometer scale design, extensive application of optical proximity correction substantially alters the layout introducing systematic variations to the simulated and verified performance. As a result, actual on-silicon chip performance is quite different from sign-off expectations. This paper presents a new methodology to provide better estimates of on-silicon performance. The technique relies on the extraction of residual OPC errors from placed and routed full chip layouts to derive actual (i.e., calibrated to silicon) CD values that are then used in timing analysis and speed path characterization. This approach is applied to a state-of-the-art microprocessor and contrasted with traditional design flow practices where ideal (i.e., drawn) L-gate values are employed, leading to a subsequent lack of predictive power. We present a platform for diagnosing and improving OPC quality on gates with specific functionality such as critical gates or matching transistors. Furthermore, with more accurate timing analysis we highlight the necessity of a post-OPC verification embedded design flow, by showing substantial differences in the Si-based timing simulations in terms of significant reordering of speed path criticality and a 36.4% increase in worst-case slack. Extensions of this methodology to multi-layer extraction and timing characterization are also proposed.
引用
收藏
页码:359 / 364
页数:6
相关论文
共 2 条
  • [1] Advanced timing analysis based on post-OPC patterning process sirnulations
    Yang, J
    Capodieci, L
    Sylvester, D
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING III, 2005, 5756 : 189 - 197
  • [2] Integrated Advanced Hotspot Analysis Techniques in the Post-OPC Verification Flow
    Miyagi, Makoto
    Brooker, Peter
    Sawh, Chander
    Brist, Travis
    Taravade, Kunal
    PHOTOMASK TECHNOLOGY 2011, 2011, 8166