Modeling and circuit synthesis for independently controlled double gate FinFET devices

被引:55
作者
Datta, Animesh [1 ]
Goel, Ashish
Cakici, Riza Tamer
Mahmoodi, Hamid
Lekshmanan, Dheepa
Roy, Kaushik
机构
[1] Qualcomm Inc, San Diego, CA 92121 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[3] San Francisco State Univ, Sch Elect & Comp Engn, San Francisco, CA 94132 USA
关键词
Index Terms-Analytical modeling; circuit synthesis; CMOS; FinFET; independent gate; low power;
D O I
10.1109/TCAD.2007.896320
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Independent control of front and back gate in double gate (DG) devices can be used to merge parallel transistors in noncritical paths. This reduces the effective switching capacitance and, hence, the dynamic power dissipation of a circuit. However, efficient design of large-scale circuits with DG devices is not well explored due to lack of proper modeling and large-scale design simulation tools. In this paper, we propose several low-power circuit options using independent gate FinFETs. We developed semianalytical models for different FinFET logic gates to predict their performance. An efficient circuit synthesis methodology comprised of proposed low-power logic options in FinFET design library has been developed. Results show about 8.5 % area savings and 18% power savings over conventional FinFET technology for ISCAS85 benchmark circuits in 45-nm technology with no performance penalty.
引用
收藏
页码:1957 / 1966
页数:10
相关论文
共 15 条
[1]  
[Anonymous], 2005, INT TECHNOLOGY ROADM
[2]   Independent gate skewed logic in double-gate SOI technology [J].
Cakici, T ;
Mahmoodi, H ;
Mukhopadhyay, S ;
Roy, K .
2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, :83-84
[3]   Extremely scaled silicon nano-CMOS devices [J].
Chang, LL ;
Choi, YK ;
Ha, DW ;
Ranade, P ;
Xiong, SY ;
Bokor, J ;
Hu, CM ;
King, TJ .
PROCEEDINGS OF THE IEEE, 2003, 91 (11) :1860-1873
[4]  
CHEN HY, 1989, P ICCAD, P72
[5]  
Chiang MH, 2004, 2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, P122
[6]   Gate sizing for constrained delay/power/area optimization [J].
Coudert, O .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) :465-472
[8]  
HOROWITZ M, 2000, VLSI SCALING ARCHITE
[9]   CMOS vertical multiple independent Gate Field Effect Transistor (MIGHT) [J].
Mathew, L ;
Du, Y ;
Thean, AVY ;
Sadd, M ;
Vandooren, A ;
Parker, C ;
Stephens, T ;
Mora, R ;
Rai, R ;
Zavala, M ;
Sing, D ;
Kalpat, S ;
Hughes, J ;
Shimer, R ;
Jallepalli, S ;
Workman, G ;
Zhang, W ;
Fossum, JG ;
White, BE ;
Nguyen, BY ;
Mogab, J .
2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, :187-189
[10]   Turning silicon on its edge [J].
Nowak, EJ ;
Aller, I ;
Ludwig, T ;
Kim, K ;
Joshi, RV ;
Chuang, CT ;
Bernstein, K ;
Puri, R .
IEEE CIRCUITS & DEVICES, 2004, 20 (01) :20-31