RAZAN: A high-performance switch architecture for ATM networks

被引:0
作者
Abd-El-Barr, M
Al-Tawil, K
Youssef, H
Al-Jarad, T
机构
[1] King Fahd Univ Petr & Minerals, Dept Comp Engn, Dhahran 31261, Saudi Arabia
[2] Univ Saskatchewan, Dept Comp Sci, Saskatoon, SK S7N 0W0, Canada
[3] Univ Saskatchewan, Dept Elect Engn, Saskatoon, SK S7N 0W0, Canada
关键词
B-ISDN; ATM switch architecture; multistage interconnection networks (MINs); performance evaluation; analytical model; simulation;
D O I
10.1002/(SICI)1099-1131(199807/08)11:4<275::AID-DAC367>3.0.CO;2-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper a high-performance packet switch architecture based on the improved logical neighbourhood (ILN) interconnection network, called RAZAN, is presented. RAZAN is an NxN multistage interconnection network (MIN) which consists of n stages, where n = log(2)N, of switching elements. Each stage consists of a column of N switching elements and (n + 1) x N links. Each switch has n + 1 inputs and n + 1 outputs. Every switching element j is connected to those n + 1 neighbouring switches in the next stage whose binary addresses differ by at most 1 bit from the binary address of switch j. The performance of RAZAN is evaluated both analytically and via simulation under uniform traffic load. The analytical and simulation performance evaluation results are compared. The performance of RAZAN is compared with a number of existing ATM switch architectures such as Benes, parallel banyan and Tagle networks. It is shown that RAZAN exhibits better performance in terms of both the rate of cell loss and throughput. This advantage of RAZAN over existing ATM switch architectures has been achieved at the expense of a moderate increase in switch complexity. In addition, an important characteristic which RAZAN possesses and which distinguishes it further from most existing ATM switch architectures is its ability to achieve very high throughput (higher than 80 per cent) in the presence of faulty switches and/or links. In this paper the fault tolerance characteristics of RAZAN are presented. However, space constraints do not allow us to present a detailed analysis of the fault tolerance and reliability features of RAZAN. These aspects are elaborated in a separate publication. (C) 1998 John Wiley & Sons, Ltd.
引用
收藏
页码:275 / 285
页数:11
相关论文
共 50 条
  • [21] IUSTA, a prioritized multicast ATM switch: Design and performance evaluation
    Mohseni, AH
    Naderi, M
    Shahhoseini, HS
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY, 2003, 27 (B4): : 771 - 782
  • [22] High-performance multiplexer architecture for quantum-dot cellular automata
    Rashidi, Hamid
    Rezai, Abdalhossein
    Soltany, Sheema
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (03) : 968 - 981
  • [23] Performance Parameters of ATM Networks with Bursts of Errors
    Mahmood Noorchashm
    William Turin
    Telecommunication Systems, 2001, 16 : 255 - 269
  • [24] Performance issues of bandwidth management in ATM networks
    Bouras, C
    Chantzi, C
    Kapoulas, V
    Panagopoulos, A
    Sampraku, L
    Sevasti, A
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2003, 16 (02) : 151 - 169
  • [25] Performance parameters of ATM networks with bursts of errors
    Noorchashm, M
    Turin, W
    TELECOMMUNICATION SYSTEMS, 2001, 16 (3-4) : 255 - 269
  • [26] A simulation study of scalable broadcast in high-performance regular networks
    Al-Dubai, AY
    Ould-Khaoua, M
    Obaidat, MS
    SIMULATION-TRANSACTIONS OF THE SOCIETY FOR MODELING AND SIMULATION INTERNATIONAL, 2004, 80 (4-5): : 207 - 220
  • [27] Performance evaluation of backpressure congestion control for an ATM switch with input queuing
    Uchino, T
    Kawahara, K
    Oie, Y
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 1998, 81 (07): : 38 - 46
  • [28] PERFORMANCE EVALUATION OF THE ATM RING-BASED SWITCHING ARCHITECTURE
    MEUSER, T
    WOLSKY, J
    BROADBAND COMMUNICATIONS, II, 1994, 24 : 225 - 241
  • [29] Merging VLIW and vector processing techniques for a simple, high-performance processor architecture
    Soliman, Mostafa I.
    MICROELECTRONICS JOURNAL, 2015, 46 (07) : 637 - 655
  • [30] A Parallel, Distributed, High-Performance Architecture for Simulating Particle-based Models
    Sabou, Adrian
    Gorgan, Dorian
    16TH INTERNATIONAL SYMPOSIUM ON SYMBOLIC AND NUMERIC ALGORITHMS FOR SCIENTIFIC COMPUTING (SYNASC 2014), 2014, : 500 - 507