Design and Implementation of Arithmetic Logic Unit (ALU) using Modified Novel Bit Adder in QCA

被引:0
|
作者
Kanimozhi, V [1 ]
Shankar, Gowri R. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Moore's law; CMOS; Area; power consumption; Quantum dot Cellular Automata (QCA); Full adder; ALU; DOT CELLULAR-AUTOMATA;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Moore's law states that the number of transistors that could be integrated into a single die would grow exponentially with time. Thus this causes increasing computational complexity of the chip and physical limitations of devices such as power consumption, interconnect will become very difficult. According to recent analysis the minimum limit for transistor size may be reached. Thus, it may not be possible to continue the rule of Moore's law and doubling the clock rate for every three years. So in order to overcome this physical limit of CMOS-VLSI design an alternative approach is Quantum dot Cellular Automata (QCA). In ALU adder plays a vital role. In this survey a binary adder is taken for analysis and a new adder is designed based upon QCA technology. This modified novel bit adder is implemented into ALU structure. The aim of this proposed technique is that to reducing number of majority gates used in the design. This will lead to reduce number of QCA cells so that total area of ALU circuit can be minimized compare to previous designs. It also achieves reduced power consumption and high speed performances than all other existing ALU design which uses normal full adder
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design of an Efficient Multilayer Arithmetic Logic Unit in Quantum-Dot Cellular Automata (QCA)
    Babaie, Shahram
    Sadoghifar, Ali
    Bahar, Ali Newaz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 963 - 967
  • [32] Design And Implementation Of Four Bit Arithmetic And Logic Unit Using Hybrid Single Electron Transistor And Mosfet At 120nm Technology
    Raut, Vaishali
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC), 2015,
  • [33] A new proposal of Arithmetic Logic Unit (ALU) to work with paraconsistent annotated logic
    Prado, J
    Formigoni, C
    8TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XIV, PROCEEDINGS: COMPUTER AND INFORMATION SYSTEMS, TECHNOLOGIES AND APPLICATIONS, 2004, : 225 - 229
  • [34] Novel Approach to Design A Testable Conservative Logic Gate For QCA Implementation
    Das, Kunal
    De, Debashis
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 82 - 87
  • [35] Design and Optimization of Reversible Arithmetic Unit Using Modified Gate Diffusion Input Logic
    Siliveri, Swetha
    Reddy, N. Siva Sankara
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (02) : 197 - 217
  • [36] A Compact Design of n-Bit Ripple Carry Adder Circuit using QCA Architecture
    Sultana, Tania
    Bardhan, Rajon
    Bithee, Tangina Firoz
    Tabassum, Zinia
    Lisa, Nusrat Jahan
    2015 IEEE/ACIS 14TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION SCIENCE (ICIS), 2015, : 155 - 160
  • [37] Novel 8-bit reversible full adder/subtractor using a QCA reversible gate
    Kianpour, Moein
    Sabbaghi-Nadooshan, Reza
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (02) : 459 - 472
  • [38] A rapid single flux quantum 1 bit arithmetic logic unit constructed with a half-adder cell
    Jung, KR
    Kim, JY
    Kang, JH
    Kirichenko, AF
    Park, JH
    Hahn, TS
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2004, 17 (06): : 770 - 774
  • [39] Novel 8-bit reversible full adder/subtractor using a QCA reversible gate
    Moein Kianpour
    Reza Sabbaghi-Nadooshan
    Journal of Computational Electronics, 2017, 16 : 459 - 472
  • [40] Low Power GDI ALU Design with Mixed Logic Adder Functionality
    Abou Rahal, Jean
    Maamari, Bassel
    Hajri, Basma
    Kanj, Rouwaida
    Mansour, Mohammad M.
    Chehab, Ali
    2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 9 - 12