Design and Implementation of Arithmetic Logic Unit (ALU) using Modified Novel Bit Adder in QCA

被引:0
|
作者
Kanimozhi, V [1 ]
Shankar, Gowri R. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Moore's law; CMOS; Area; power consumption; Quantum dot Cellular Automata (QCA); Full adder; ALU; DOT CELLULAR-AUTOMATA;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Moore's law states that the number of transistors that could be integrated into a single die would grow exponentially with time. Thus this causes increasing computational complexity of the chip and physical limitations of devices such as power consumption, interconnect will become very difficult. According to recent analysis the minimum limit for transistor size may be reached. Thus, it may not be possible to continue the rule of Moore's law and doubling the clock rate for every three years. So in order to overcome this physical limit of CMOS-VLSI design an alternative approach is Quantum dot Cellular Automata (QCA). In ALU adder plays a vital role. In this survey a binary adder is taken for analysis and a new adder is designed based upon QCA technology. This modified novel bit adder is implemented into ALU structure. The aim of this proposed technique is that to reducing number of majority gates used in the design. This will lead to reduce number of QCA cells so that total area of ALU circuit can be minimized compare to previous designs. It also achieves reduced power consumption and high speed performances than all other existing ALU design which uses normal full adder
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Design and Optimization of 8 bit ALU using Reversible Logic
    Deeptha, A.
    Muthanna, Drishika
    Dhrithi, M.
    Pratiksha, M.
    Kariyappa, B. S.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1632 - 1636
  • [22] Design and Implementation of a 1-bit FinFET Full Adder Cell for ALU in Subthreshold Region
    Tahrim, 'Aqilah Binti Abdul
    Tan, Michael Loong Peng
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 44 - 47
  • [23] An Advanced Full Adder Based Arithmetic Logic Unit (ALU) Using Low-Temperature Poly-Si Oxide TFTs
    Ji, Hansai
    Geng, Di
    Chuai, Xichen
    Duan, Xinlv
    Chen, Qian
    Wu, Wanming
    Chen, Chuanke
    Jiang, Wenfeng
    Jiang, Jin
    Li, Ling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 6160 - 6165
  • [24] A New Design of an n-bit Reversible Arithmetic Logic Unit
    Pal, Subhankar
    Vudadha, Chetan
    Phaneendra, Sai P.
    Veeramachaneni, Sreehari
    Mandalika, Srinivas
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 224 - 225
  • [25] Design and Simulation of 64 Bit FPGA Based Arithmetic Logic Unit
    Bedir, Nuray Saglam
    Kacar, Firat
    ELECTRICA, 2019, 19 (02): : 158 - 165
  • [26] Shannon Logic Based Novel QCA Full Adder Design with Energy Dissipation Analysis
    Kandasamy, Nehru
    Ahmad, Firdous
    Telagam, Nagarjuna
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (12) : 3702 - 3715
  • [27] Shannon Logic Based Novel QCA Full Adder Design with Energy Dissipation Analysis
    Nehru Kandasamy
    Firdous Ahmad
    Nagarjuna Telagam
    International Journal of Theoretical Physics, 2018, 57 : 3702 - 3715
  • [28] Correction to: Novel Design for Reversible Arithmetic Logic Unit
    Rigui Zhou
    Yancheng Li
    Manqun Zhang
    BenQiong Hu
    International Journal of Theoretical Physics, 2018, 57 : 300 - 300
  • [29] Design of Arithmetic Logic Unit using Reversible Logic Gates
    Priyanka, V
    Reddy, Narla Surendranath
    Jeevana, Gogineni
    Arab, Mohd Aftab
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [30] Low Power 8-bit ALU Design Using Full Adder and Multiplexer
    Sharma, Anitesh
    Tiwari, Ravi
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 2160 - 2164