Design and Implementation of Arithmetic Logic Unit (ALU) using Modified Novel Bit Adder in QCA

被引:0
|
作者
Kanimozhi, V [1 ]
Shankar, Gowri R. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Moore's law; CMOS; Area; power consumption; Quantum dot Cellular Automata (QCA); Full adder; ALU; DOT CELLULAR-AUTOMATA;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Moore's law states that the number of transistors that could be integrated into a single die would grow exponentially with time. Thus this causes increasing computational complexity of the chip and physical limitations of devices such as power consumption, interconnect will become very difficult. According to recent analysis the minimum limit for transistor size may be reached. Thus, it may not be possible to continue the rule of Moore's law and doubling the clock rate for every three years. So in order to overcome this physical limit of CMOS-VLSI design an alternative approach is Quantum dot Cellular Automata (QCA). In ALU adder plays a vital role. In this survey a binary adder is taken for analysis and a new adder is designed based upon QCA technology. This modified novel bit adder is implemented into ALU structure. The aim of this proposed technique is that to reducing number of majority gates used in the design. This will lead to reduce number of QCA cells so that total area of ALU circuit can be minimized compare to previous designs. It also achieves reduced power consumption and high speed performances than all other existing ALU design which uses normal full adder
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design and Implementation of Arithmetic and Logic Unit (ALU) using Novel Reversible Gates in Quantum Cellular Automata
    Kamaraj, A.
    Marichamy, P.
    2017 4TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2017,
  • [2] QCA Implementation of Arithmetic Unit using Reversible Logic Gates
    Mangalam, H.
    Sakthivel, V
    Roupesh, R.
    Sreeja, P.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 163 - 168
  • [3] Design and Synthesis of Reversible Arithmetic and Logic Unit (ALU)
    Gopal, Lenin
    Mahayadin, Nor Syahira Mohd
    Chowdhury, Adib Kabir
    Gopalai, Alpha Agape
    Singh, Ashutosh Kumar
    2014 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS, AND CONTROL TECHNOLOGY (I4CT), 2014, : 289 - 293
  • [4] Design and implementation of a reversible logic based 8-bit arithmetic and logic unit
    Arunachalam, Kamaraj
    Perumalsamy, Marichamy
    Sundaram, C. Kalyana
    Kumar, J. Senthil
    International Journal of Computers and Applications, 2014, 36 (02) : 49 - 55
  • [5] Design and Implementation 4-Bit Quaternary MVL Arithmetic and Logic Unit
    Aljanabi, Wissam
    Albayrak, Mehmet
    TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2018, 25 : 330 - 338
  • [6] Design of Fault Tolerant Reversible Arithmetic Logic Unit in QCA
    Sen, Bibhash
    Dutta, Manojit
    Banik, Debajyoty
    Singh, Dipak K.
    Sikdar, Biplab K.
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 241 - 245
  • [7] A Novel Design and Implementation of Multi-Valued Logic Arithmetic Full Adder circuit using CNTFET
    Phanindra, L. S.
    Rajath, M. N.
    Rakesh, V
    Patel, Vasundara K. S.
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 563 - 568
  • [8] Design of a reversible ALU using a novel coplanar reversible full adder and MF gate in QCA nanotechnology
    Ramin Aliabadian
    Mehdi Golsorkhtabaramiri
    Saeed Rasouli Heikalabad
    Mohammad Karim Sohrabi
    Optical and Quantum Electronics, 2023, 55
  • [9] Design of a reversible ALU using a novel coplanar reversible full adder and MF gate in QCA nanotechnology
    Aliabadian, Ramin
    Golsorkhtabaramiri, Mehdi
    Heikalabad, Saeed Rasouli
    Sohrabi, Mohammad Karim
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (02)
  • [10] Design and Implementation of 4-Bit Arithmetic Logic Unit using Quantum Dot Cellular Automata
    Waje, Manisha G.
    Dakhole, P. K.
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1022 - 1029