Design and Implementation of Arithmetic Logic Unit (ALU) using Modified Novel Bit Adder in QCA

被引:0
作者
Kanimozhi, V [1 ]
Shankar, Gowri R. [2 ]
机构
[1] Kalaignar Karunanidhi Inst Technol, Coimbatore, Tamil Nadu, India
[2] Kalaignar Karunanidhi Inst Technol, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
来源
2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS) | 2015年
关键词
Moore's law; CMOS; Area; power consumption; Quantum dot Cellular Automata (QCA); Full adder; ALU; DOT CELLULAR-AUTOMATA;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Moore's law states that the number of transistors that could be integrated into a single die would grow exponentially with time. Thus this causes increasing computational complexity of the chip and physical limitations of devices such as power consumption, interconnect will become very difficult. According to recent analysis the minimum limit for transistor size may be reached. Thus, it may not be possible to continue the rule of Moore's law and doubling the clock rate for every three years. So in order to overcome this physical limit of CMOS-VLSI design an alternative approach is Quantum dot Cellular Automata (QCA). In ALU adder plays a vital role. In this survey a binary adder is taken for analysis and a new adder is designed based upon QCA technology. This modified novel bit adder is implemented into ALU structure. The aim of this proposed technique is that to reducing number of majority gates used in the design. This will lead to reduce number of QCA cells so that total area of ALU circuit can be minimized compare to previous designs. It also achieves reduced power consumption and high speed performances than all other existing ALU design which uses normal full adder
引用
收藏
页数:6
相关论文
共 15 条
  • [1] Chandragiri Rajitha, INT J COMPUTATIONAL, V03
  • [2] Adder designs and analyses for quantum-dot cellular automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (03) : 374 - 383
  • [3] Adder and Multiplier Design in Quantum-Dot Cellular Automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 721 - 727
  • [4] Gupta Namit, 2013, INT J RECENT TRENDS, V8
  • [5] Quantum cellular automata
    Lent, Craig S.
    Tougaw, P.Douglas
    Porod, Wolfgang
    Bernstein, Gary H.
    [J]. Nanotechnology, 1993, 4 (01) : 49 - 57
  • [6] Niemier MT, 2001, INT J CIRC THEOR APP, V29, P49, DOI 10.1002/1097-007X(200101/02)29:1<49::AID-CTA132>3.0.CO
  • [7] 2-1
  • [8] New Methodology for the Design of Efficient Binary Addition Circuits in QCA
    Perri, Stefania
    Corsonello, Pasquale
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (06) : 1192 - 1200
  • [9] Perri Stefania, 2014, IEEE T VERY LARGE SC, V22
  • [10] New Decomposition Theorems on Majority Logic for Low-Delay Adder Designs in Quantum Dot Cellular Automata
    Pudi, Vikramkumar
    Sridharan, K.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (10) : 678 - 682