NBTI-Aware Clustered Power Gating

被引:19
作者
Calimera, Andrea [1 ]
Macii, Enrico [1 ]
Poncino, Massimo [1 ]
机构
[1] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
关键词
Design; Performance; Reliability; Aging; leakage power; low-power design; NBTI; power gating; reliability; PERFORMANCE; DESIGN; IMPACT; NETWORK;
D O I
10.1145/1870109.1870112
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The emergence of Negative Bias Temperature Instability (NBTI) as the most relevant source of reliability in sub-90nm technologies has led to a new facet of the traditional trade-off between power and reliability. NBTI effects in fact manifest themselves as an increase of the propagation delay of the devices over time, which adds up to the delay penalty incurred by most low-power design solutions. This implies that, given a desired lifetime of a circuit (i.e., a given performance target at some point in time), a power-managed component will fail earlier than a nonpower-managed one. In this work, we show how it is possible to partially overcome this conflict, by leveraging the benefits in terms of aging provided by power-gating (i.e., by using switches that disconnect a logic block from the ground). Thanks to some electrical properties, it is possible to nullify aging effects during standby periods. Based on this important property, we propose a methodology for a NBTI-aware power gating that allows synthesizing low-leakage circuits with maximum lifetime.
引用
收藏
页数:25
相关论文
共 29 条
[1]  
Alam MA, 2005, MICROELECTRON RELIAB, V48, P1114
[2]   Design and optimization of multithreshold CMOS (MTCMOS) circuits [J].
Anis, M ;
Areibi, S ;
Elmasry, M .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (10) :1324-1342
[3]  
[Anonymous], 1999, P S VLSI TECH
[4]  
[Anonymous], 2006, P ACM IEEE DATE MUN
[5]  
[Anonymous], 2000, DESIGN HIGH PERFORMA
[6]   Network-on-Chip design and synthesis outlook [J].
Atienza, David ;
Angiolini, Federico ;
Murali, Srinivasan ;
Pullini, Antonio ;
Benini, Luca ;
De Micheli, Giovanni .
INTEGRATION-THE VLSI JOURNAL, 2008, 41 (03) :340-359
[7]  
Babighian P, 2006, DES AUT TEST EUROPE, P866
[8]  
Bhardwaj S., 2006, P IEEE CUST INT CIRC
[9]   Designing reliable systems from unreliable components: The challenges of transistor variability and degradation [J].
Borkar, S .
IEEE MICRO, 2005, 25 (06) :10-16
[10]  
BRGLEZ F, 1985, P IEEE INT S CIRC SY, P695