TOWARDS BOUNDED ERROR RECOVERY TIME IN FPGA-BASED TMR CIRCUITS USING DYNAMIC PARTIAL RECONFIGURATION

被引:0
|
作者
Cetin, Ediz [1 ]
Diessel, Oliver [2 ]
Gong, Lingkan [2 ]
Lai, Victor [2 ]
机构
[1] Univ New S Wales, Sch Elect Engn & Telecommun, Sydney, NSW 2052, Australia
[2] Univ New S Wales, Sch Comp Sci & Engn, Sydney, NSW 2052, Australia
来源
2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS | 2013年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-Programmable Gate Array (FPGA) systems are increasingly susceptible to radiation-induced Single Event Upsets (SEUs). Application circuits are most commonly protected from SEUs using Triple Modular Redundancy (TMR) and scrubbing to eliminate configuration memory errors. This paper focuses on implementing circuits that recover from SEUs within a specified maximum recovery period, a practical requirement not previously addressed. We develop a recovery time model, describe a scalable reconfiguration control network, and investigate the performance of a representative TMR system implemented using our approach. The results demonstrate that modular reconfiguration eliminate configuration errors more responsively and using less energy than scrubbing. However, these benefits are achieved at the cost of additional area, minor speed penalties, and greater design complexity.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] State Recovery for Coarse-Grain TMR Designs in FPGAs Using Partial Reconfiguration
    Schuetz, Markus
    Steininger, Andreas
    Huemer, Florian
    Lechner, Jakob
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [32] Exploiting the Dynamic Partial Reconfiguration on NoC-Based FPGA
    Hassan, Amr
    Mostafa, Hassan
    Fahmy, Hossam A. H.
    Ismail, Yehea
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 277 - 280
  • [33] REDUCING RECONFIGURATION TIMES OF FPGA-BASED SYSTEMS USING MULTI-LEVEL RECONFIGURATION
    Amaral, Alexandre M.
    Martins, Carlos A. P. S.
    Kastensmidt, Fernanda L. G.
    2009 5TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2009, : 217 - +
  • [34] An Image Filter System based on dynamic partial reconfiguration on FPGA
    Kurita, Hisaaki
    Maruyama, Tsutomu
    PARALLEL COMPUTING: ACCELERATING COMPUTATIONAL SCIENCE AND ENGINEERING (CSE), 2014, 25 : 540 - 547
  • [35] On the FPGA Dynamic Partial Reconfiguration Interference on Real-Time Systems
    Reis, Joao Gabriel
    Frohlich, Antonio Augusto
    Hoeller, Arliones, Jr.
    2015 BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC), 2015, : 110 - 115
  • [36] Dynamic hardware plugins in an FPGA with partial run-time reconfiguration
    Horta, EL
    Lockwood, JW
    Taylor, DE
    Parlour, D
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 343 - 348
  • [37] FPGA based Scalable Fixed Point QRD core using Dynamic Partial Reconfiguration
    Prabhu, Gayathri R.
    Johnson, Bibin
    Rani, Sheeba J.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 345 - 350
  • [38] A Hierarchical Scheduling and Management Solution for Dynamic Reconfiguration in FPGA-based Embedded Systems
    Cervero, T.
    Gomez, A.
    Lopez, S.
    Sarmiento, R.
    Dondo, J.
    Rincon, F.
    Lopez, J. C.
    VLSI CIRCUITS AND SYSTEMS VI, 2013, 8764
  • [39] FPGA-Based Dynamic Reconfiguration of Sliding Mode Current Controllers for Synchronous Machines
    Naouar, Mohamed Wissem
    Monmasson, Eric
    Naassani, Ahmad Ammar
    Slama-Belkhodja, Ilhem
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2013, 9 (03) : 1262 - 1271
  • [40] RV-CAP: Enabling Dynamic Partial Reconfiguration for FPGA-Based RISC-V System-on-Chip
    Charaf, Najdet
    Kamaleldin, Ahmed
    Thummler, Martin
    Gohringer, Diana
    2021 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2021, : 172 - 179