TOWARDS BOUNDED ERROR RECOVERY TIME IN FPGA-BASED TMR CIRCUITS USING DYNAMIC PARTIAL RECONFIGURATION

被引:0
|
作者
Cetin, Ediz [1 ]
Diessel, Oliver [2 ]
Gong, Lingkan [2 ]
Lai, Victor [2 ]
机构
[1] Univ New S Wales, Sch Elect Engn & Telecommun, Sydney, NSW 2052, Australia
[2] Univ New S Wales, Sch Comp Sci & Engn, Sydney, NSW 2052, Australia
来源
2013 23RD INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2013) PROCEEDINGS | 2013年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-Programmable Gate Array (FPGA) systems are increasingly susceptible to radiation-induced Single Event Upsets (SEUs). Application circuits are most commonly protected from SEUs using Triple Modular Redundancy (TMR) and scrubbing to eliminate configuration memory errors. This paper focuses on implementing circuits that recover from SEUs within a specified maximum recovery period, a practical requirement not previously addressed. We develop a recovery time model, describe a scalable reconfiguration control network, and investigate the performance of a representative TMR system implemented using our approach. The results demonstrate that modular reconfiguration eliminate configuration errors more responsively and using less energy than scrubbing. However, these benefits are achieved at the cost of additional area, minor speed penalties, and greater design complexity.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Fpga-based SoC design for real-time facial point detection using deep convolutional neural networks with dynamic partial reconfiguration
    Teboulbi, Safa
    Messaoud, Seifeddine
    Hajjaji, Mohamed Ali
    Mtibaa, Abdellatif
    Atri, Mohamed
    SIGNAL IMAGE AND VIDEO PROCESSING, 2024, 18 (SUPPL 1) : 599 - 615
  • [22] Partial Reconfiguration And Specialized Circuitry for Flexible FPGA-based Packet Processing
    Hager, Sven
    Bendyk, Daniel
    Scheuermann, Bjoern
    2015 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2015,
  • [23] Preemptive FPGA Scheduling Based on Dynamic Partial Reconfiguration
    Shi, Xiaotian
    Zou, An
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [24] Run-time reconfiguration of FPGA-based drive controllers
    Schulz, B.
    Paiz, C.
    Hagemeyer, J.
    Mathapati, S.
    Porrmann, M.
    Boecker, J.
    2007 EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-10, 2007, : 4648 - +
  • [25] Netlist partitioning for FPGA-based run-time reconfiguration
    Dueck, S
    Kinsner, W
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 584 - 590
  • [26] Reconfiguration of an FPGA-Based Time-Triggered FlexRay Network Controller Using EEDC
    Serfa Juan, Ronnie O.
    Kim, Hi Seok
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (06)
  • [27] Internet-Controlled Dynamic Reconfiguration for FPGA-Based Embedded Systems
    Hayek, Ali
    Domes, Sebastian
    Boercsoek, Josef
    2013 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND INFORMATION TECHNOLOGY (ICCIT), 2013, : 190 - 194
  • [28] Fault-tolerant voting mechanism and recovery scheme for TMR FPGA-based systems
    D'Angelo, S
    Metra, C
    Pastore, S
    Pogutz, A
    Sechi, GR
    1998 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1998, : 233 - 240
  • [29] An efficient FPGA-based dynamic partial reconfiguration design flow and environment for image and signal processing IP cores
    Krill, B.
    Ahmad, A.
    Amira, A.
    Rabah, H.
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2010, 25 (05) : 377 - 387
  • [30] Fast Sequential FPGA Startup based on Partial and Dynamic Reconfiguration
    Huebner, Michael
    Meyer, Joachim
    Sander, Oliver
    Braun, Lars
    Becker, Juergen
    Noguera, Juanjo
    Stewart, Rodney
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 190 - 194