Measurements of the effect of jitter on the performance of clock retiming circuits for on-chip interconnects

被引:0
作者
Kadayinti, Naveen [1 ]
Baghini, Maryam Shojaei [2 ]
Sharma, Dinesh K. [2 ]
机构
[1] Indian Inst Technol Dharwad, Dept Elect Engn, Anjaneya Nagar 580011, Karnataka, India
[2] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
来源
MICROELECTRONICS JOURNAL | 2018年 / 81卷
关键词
Repeaterless interconnects; Low swing interconnect; Clock data recovery; Mesochronous synchronizers; CMOS;
D O I
10.1016/j.mejo.2018.09.011
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper discusses the effect of jitter on the performance of clock retiming circuits for low-swing on-chip interconnects. For on-chip interconnects, the transmitter and receiver clocks are of the same frequency. Due to high latency of long interconnects, the phase synchronization is however lost, and clock retiming circuits are needed for sampling the data correctly. Correlated and uncorrelated jitter between the data and clock at the receiver affect the BER of such links. These effects are demonstrated with measurements on a coarse + fine correction type clock retiming circuit which was fabricated in 130 nm CMOS technology. These measurements, done at a clock frequency of 1.9 GHz, demonstrate the robustness of this circuit. Apart from BER, jitter also affects the settling time of these circuits, which is demonstrated. In the coarse + fine retiming circuit, the coarse tuning word can be pre-loaded to avoid this problem, and potentially reduce the settling time from more than 1 mu s to under 200 ns.
引用
收藏
页码:101 / 106
页数:6
相关论文
共 9 条
[1]   A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS [J].
Chung, Sang-Hye ;
Kim, Lee-Sup .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) :2023-2033
[2]  
Kadayinti N., 2017, P IEEE INT S CIRC SY, P1
[3]   A Clock Retiming Circuit for Repeaterless Low Swing On-Chip Interconnects [J].
Kadayinti, Naveen ;
Baghini, Maryam Shojaei ;
Sharma, Dinesh K. .
2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, :15-20
[4]   A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator [J].
Kreienkamp, R ;
Langmann, U ;
Zimmermann, C ;
Aoyama, T ;
Siedhoff, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) :736-743
[5]   A 4 kb Metal-Fuse OTP-ROM Macro Featuring a 2 V Programmable 1.37 μm2 1T1R Bit Cell in 32 nm High-k Metal-Gate CMOS [J].
Kulkarni, Sarvesh H. ;
Chen, Zhanping ;
He, Jun ;
Jiang, Lei ;
Pedersen, M. Brian ;
Zhang, Kevin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :863-868
[6]   Current-Mode Transceiver for Silicon Interposer Channel [J].
Lee, Seung-Hun ;
Lee, Seon-Kyoo ;
Kim, Byungsub ;
Park, Hong-June ;
Sim, Jae-Yoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (09) :2044-2053
[7]   Flip-flop and repeater insertion for early interconnect planning [J].
Lu, RB ;
Zhong, G ;
Koh, CK ;
Chao, KY .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, :690-695
[8]   Power Efficient Gigabit Communication Over Capacitively Driven RC-Limited On-Chip Interconnects [J].
Mensink, Eisse ;
Schinkel, Daniel ;
Klumperink, Eric A. M. ;
van Tuijl, Ed ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (02) :447-457
[9]   A Bit-by-Bit Re-Writable Eflash in a Generic 65 nm Logic Process for Moderate-Density Nonvolatile Memory Applications [J].
Song, Seung-Hwan ;
Chun, Ki Chul ;
Kim, Chris H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) :1861-1871