An all-digital semi-blind clock and data recovery system

被引:0
作者
Abdallah, Mina [1 ]
Eladawy, Ahmed [1 ]
Mohieldin, Ahmed [1 ]
机构
[1] Cairo Univ, Elect & Elect Engn Dept, Giza 12613, Egypt
关键词
CDR; ADPLL; OC-192; Jitter; JITTER;
D O I
10.1016/j.mejo.2015.01.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digitally intensive semi-blind clock and data recovery (SBCDR) system. The paper covers the theory, analysis, and system level simulation of this SBCDR. The proposed CDR is tailored to target the optical network standard OC-192. The SBCDR can provide the required jitter tolerance (JTo), and still provide enough jitter filtering to achieve the jitter transfer (JTr) requirements. Also, the recovered clock achieves a low jitter generation (JG) of 0.01 UIrms and 0.0064 UIrms for both the wide-band and high-band jitter filters defined by the standard. The proposed SBCDR provides two advantages over typical SBCDRs and PLL-based CRDs that target OC-192. First, the digitally intensive nature provides a scalable and process tolerant design. Second, the architecture provides a CDR that can pass all three jitter performance metrics, without the aid of an external clean-up phase locked loop (PLL) or a high performance clock multiplication unit (CMU) typically required by OC-192 transceivers. By utilizing a circular representation for the phase calculation in the over-sampling clock and data recovery (OSCDR), extensive pipe-lining in the implementation and higher data rate tolerance can be achieved. The simulation results of the proposed SBCRD agree closely with theoretical results. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:273 / 284
页数:12
相关论文
共 15 条
  • [1] [Anonymous], 2005, TECHNICAL REPORT
  • [2] [Anonymous], 2006, TECHNICAL REPORT
  • [3] OC-192 transmitter and receiver in standard 0.18-μm CMOs
    Cao, J
    Green, M
    Momtaz, A
    Vakilian, K
    Chung, D
    Jen, KC
    Caresosa, M
    Wang, X
    Tan, WG
    Cai, YJ
    Fujimori, I
    Hairapetian, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1768 - 1780
  • [4] Grollitsch W., 2010, IEEE C ISSCC, P476
  • [5] Jitter and phase noise in ring oscillators
    Hajimiri, A
    Limotyrakis, S
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) : 790 - 804
  • [6] Low-power fully integrated 10-Gb/s SONET/SDH transceiver in 0.13-μm CMOS
    Henrickson, L
    Shen, D
    Nellore, U
    Ellis, A
    Oh, J
    Wang, H
    Capriglione, G
    Atesoglu, A
    Yang, A
    Wu, P
    Quadri, S
    Crosbie, D
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) : 1595 - 1601
  • [7] Architectures for Multi-Gigabit Wire-Linked Clock and Data Recovery
    Hsieh, Ming-ta
    Sobelman, Gerald E.
    [J]. IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2008, 8 (04) : 45 - 57
  • [8] International Telecommunication Union, 2000, TECHNICAL REPORT
  • [9] Multi-gigabit-rate clock and data recovery based on blind oversampling
    Kim, J
    Jeong, DK
    [J]. IEEE COMMUNICATIONS MAGAZINE, 2003, 41 (12) : 68 - 74
  • [10] A full on-chip CMOS clock-and-data recovery IC for OC-192 applications
    Li, Jinghua
    Silva-Martinez, Jose
    Brunn, Brian
    Rokhsaz, Shahriar
    Robinson, Moises E.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (05) : 1213 - 1222