A 1.8-V 10-Gb/s fully integrated CMOS optical receiver analog front-end

被引:86
作者
Chen, WZ [1 ]
Cheng, YL
Lin, DS
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Integrated Circuits & Syst Lab, Innovat Package Res Ctr, Hsinchu 300, Taiwan
[2] VIA Networking Technol Inc, Taipei 231, Taiwan
[3] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
limiting amplifier; optical receiver; three-dimensional symmetric transformer; transimpedance amplifier;
D O I
10.1109/JSSC.2005.845970
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated 10-Gb/s optical receiver analog front-end (AFE) design that includes a transimpedance amplifier (TIA) and a limiting amplifier (LA) is demonstrated to require less chip area and is suitable for both low-cost and low-voltage applications. The AFE is fabricated using a 0.18-mu m CMOS technology. The tiny photo current received by the receiver AFE is amplified to a differential voltage swing of 400 mV((pp)). In order to avoid off-chip noise interference, the TIA and LA are dc-coupled on the chip instead of ac-coupled though a large external capacitor. The receiver front-end provides a conversion gain of up to 87 dB Omega and -3 dB bandwidth of 7.6 GHz. The measured sensitivity of the optical receiver is -12 dBm at a bit-error rate of 10(-12) with a 2(31) -1 pseudorandom test pattern. Three-dimensional symmetric transformers are utilized in the AFE design for bandwidth enhancement. Operating under a 1.8-V supply, the power dissipation is 210 mW, and the chip size is 1028 mu m x 1796 mu m.
引用
收藏
页码:1388 / 1396
页数:9
相关论文
共 13 条
[1]  
ANALUI B, 2002, P EUR SOL STAT CIRC, P303
[2]  
Behzad R., 2003, DESIGN INTEGRATED CI
[3]  
Chen WZ, 2003, IEEE RAD FREQ INTEGR, P599, DOI 10.1109/RFIC.2003.1214018
[4]   A 2.5 Gbps CMOS optical receiver analog front-end [J].
Chen, WZ ;
Lu, CH .
PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, :359-362
[5]  
CHERRY EM, 1963, P I ELECTR ENG, V110, P375, DOI DOI 10.1049/PIEE.1963.0050
[6]  
GALAL S, 2003, P 2003 IEEE ISSCC FE, P188
[7]   Monolithic transformers for silicon RF IC design [J].
Long, JR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (09) :1368-1382
[8]   Bandwidth extension in CMOS with optimized on-chip inductors [J].
Mohan, SS ;
Hershenson, MD ;
Boyd, SP ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) :346-355
[9]   1.25-Gb/s regulated cascode CMOS transimpedance amplifier for Gigabit Ethernet applications [J].
Park, SM ;
Yoo, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) :112-121
[10]   Front-end CMOS chipset for 10 Gb/s communication [J].
Petersen, AK ;
Kiziloglu, KA ;
Yoon, T ;
Williams, F ;
Sandor, MR .
2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, :93-96