Modeling the Flip-Chip Wetting Process

被引:5
|
作者
Sylvestre, Julien [1 ]
Samson, Maud [2 ]
Langlois-Demers, Dominique [3 ]
Duchesne, Eric [2 ]
机构
[1] Univ Sherbrooke, Dept Mech Engn, Sherbrooke, PQ J1K 2R1, Canada
[2] IBM Canada Ltd, Syst & Technol Grp, Markham, ON L3R 9Z7, Canada
[3] Ctr Collaborat MiQro Innovat, Bromont, PQ J2L 1S8, Canada
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2014年 / 4卷 / 12期
基金
加拿大自然科学与工程研究理事会;
关键词
Bonding processes; flip-chip devices; integrated circuit packaging; soldering;
D O I
10.1109/TCPMT.2014.2364552
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A numerical model is presented for the portion of the flip-chip joining process where liquid-state solder bumps on the substrate and on the device merge (wet) to form full interconnections. An excellent agreement is demonstrated between calculations and experimental data for the accompanying reduction as a function of time in the device-substrate gap height resulting from the wetting process. The model is based on the detailed description of the random wetting transition of every interconnection in large devices, parametrized by a single parameter describing the wetting dynamics of the solder (including, for instance, the retarding effect of oxidation). This allows the model to be used to systematically study the effect of a number of variables (thermal expansion and heating rates, substrate warpage, spatial distribution of solder bump volumes on the substrate and device, etc.) on the rate of occurrence of important defects that appear during the flip-chip wetting process, such as electrical open (nonwet) or short (bridge) defects.
引用
收藏
页码:2004 / 2017
页数:14
相关论文
共 50 条
  • [1] Recent advances in modeling the underfill process in flip-chip packaging
    Wan, J. W.
    Zhang, W. J.
    Bergstrom, D. J.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 67 - 75
  • [2] Vibrations in the Flip-Chip Soldering Process
    Sylvestre, Julien
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (06): : 904 - 911
  • [3] Physical and fuzzy logic modeling of a flip-chip thermocompression bonding process
    Kang, Sa-Yoon
    Xie, H.
    Lee, Y.C.
    Journal of Electronic Packaging, Transactions of the ASME, 1993, 115 (01): : 63 - 70
  • [4] Developments of optimum flip-chip bonding process
    Jang, DH
    Kang, SY
    Lee, YM
    Oh, SY
    MICROELECTRONIC PACKAGING AND LASER PROCESSING, 1997, 3184 : 5 - 12
  • [5] Modeling and Simulation of Multilayer Flip-Chip Package
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO), 2016,
  • [6] Flip-Chip Process Improvements for Low Warpage
    Hubbard, Robert L.
    Zappella, Pierino
    Zhu, Pukun
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 25 - 30
  • [7] Flip-chip pact aims to improve process
    Electronic Design, 1996, 44 (04):
  • [8] Numerical simulation of the flip-chip underfilling process
    Tay, AAO
    Huang, ZM
    Wu, JH
    Cui, CQ
    PROCEEDINGS OF THE 1997 1ST ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, 1997, : 263 - 269
  • [9] Qualification Challenges and Results on Flip-Chip Process
    Somisetty, Shivarajiv
    Giacchino, Richard
    Ersland, Peter
    2009 ROCS WORKSHOP, PROCEEDINGS, 2009, : 137 - 140
  • [10] Process induced stresses of a flip-chip packaging by sequential processing modeling technique
    Wang, J
    Qian, Z
    Liu, S
    JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (03) : 309 - 313