Simulation of the circuit performance impact of lithography in nanoscale semiconductor manufacturing

被引:0
|
作者
Choi, MK [1 ]
Milor, L [1 ]
Capodieci, L [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30342 USA
来源
2003 IEEE INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES | 2003年
关键词
DFM; nano-technology; lithography;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With nanoscale semiconductor technology, circuit performance is increasingly influenced by details of the manufacturing process. An increasing number of manufacturing features, which are not included in standard design tools, affect both circuit performance and yield. One source of circuit performance degradation is lithography imperfections. Therefore, we need to simulate how lithography imperfections impact circuit performance. Such imperfections include the proximity effect, lens aberrations, and flare. These imperfections in lithography impact circuit timing. This paper introduces a method to incorporate the proximity effect, lens aberrations, and flare in timing simulation. Our method involves expanding and revising the cell library by considering optical effects. ISCAS benchmark circuits are used to evaluate the circuit performance impact of each optical effect.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 20 条
  • [11] Assessing the impact of real world manufacturing lithography variations on post-OPC CD control
    Sturtevant, JL
    Word, J
    LaCour, P
    Park, JW
    Smith, D
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING III, 2005, 5756 : 240 - 254
  • [12] Equivalent circuit representation of arrays composed of Coulomb-coupled nanoscale devices: modelling, simulation and realizability
    Csurgay, A
    Porod, W
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2001, 29 (01) : 3 - 35
  • [13] Lithography-simulation-based design for manufacturability rule development: an integrated circuit design house's approach
    Ho, Jonathan
    Wang, Yan
    Wu, Joanne
    Hou, Ya-Ching
    Wu, Kechih
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2007, 6 (03):
  • [14] Nanoimprint system development for high-volume semiconductor manufacturing and the status of overlay performance
    Takabayashi, Yukio
    Hiura, Mitsuru
    Morohoshi, Hiroshi
    Kodachi, Nobuhiro
    Hayashi, Tatsuya
    Kimura, Atsushi
    Yoshida, Takahiro
    Mishima, Kazuhiko
    Suzaki, Yoshio
    Choi, Jin
    EMERGING PATTERNING TECHNOLOGIES, 2017, 10144
  • [15] Top down versus cross sectional SEM metrology and its impact on lithography simulation calibration
    Jones, R
    Byers, J
    Conley, W
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVII, PTS 1 AND 2, 2003, 5038 : 663 - 673
  • [16] The Cross Talk of Multi-errors Impact on Lithography Performance and the Method of Its Control
    Li, Yanqiu
    Han, Chunying
    Guo, Xuejia
    Liu, Lihui
    Wang, Xuxia
    Yang, Jianhong
    6TH INTERNATIONAL SYMPOSIUM ON ADVANCED OPTICAL MANUFACTURING AND TESTING TECHNOLOGIES: DESIGN, MANUFACTURING, AND TESTING OF SMART STRUCTURES, MICRO- AND NANO- OPTICAL DEVICES, AND SYSTEMS, 2012, 8418
  • [17] Inspection of integrated circuit databases through reticle and wafer simulation: An integrated approach to design for manufacturing (DFM)
    Howard, W
    Azpiroz, JT
    Xiong, YL
    Mack, C
    Verma, G
    Volk, W
    Lehon, H
    Deng, YF
    Shi, RF
    Culp, J
    Mansfield, S
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING III, 2005, 5756 : 61 - 72
  • [18] Numerical simulation of EWOD on a printed circuit board for cleanroom-less digital fluidic manufacturing applications
    Vafaie, Reza Hadjiaghaie
    Dehganpour, Hossein
    Moradpour, Abolfazl
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2019, 38 (01) : 119 - 137
  • [19] Impact of the Parameters for a Chemically-amplified Resist on the Line-edge-roughness by Using a Molecular-scale Lithography Simulation
    Kim, Sang-Kon
    Oh, Hye-Keun
    Jung, Young-Dae
    An, Ilsin
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2009, 55 (02) : 675 - 680
  • [20] Co-optimizing DFM enhancements and their impact on layout-induced circuit performance for analog designs
    Wang, Lynn
    Simcoe, Michael
    Mehrotra, Vikas
    Katzman, Gail
    Huda, Rais
    Lee, Zhao Chuan
    Bakshi, Janam
    Abdhulghany, Ahmed
    Schroeder, Uwe Paul
    Madhavan, Sriram
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIV, 2021, 11328