Built-in speed grading with a process-tolerant ADPLL

被引:11
作者
Hsu, Hsuan-Jung [1 ]
Tu, Chun-Chieh [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM | 2007年
关键词
D O I
10.1109/ATS.2007.38
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Speed grading has becoming more and more important for nanometer technologies to support activities like process monitoring or performance diagnosis. In this work, we analyze the feasibility of providing such a capability through on-chip circuitry. This Built-In Speed Grading (BISG) methodology uses an All-Digital Phase-Locked Loop (ADPLL) as the programmable clock generator to provide various clock signals,within a specific frequency range. The maximum operating speed of a circuit can thus be easily tracked down using a binary search process with multiple runs of built-in self-test. To accommodate larger process variation, we further explore a so-called binary-neighborhood-linear frequency-locking scheme for the underlying ADPLL, and thereby resulting in a higher accuracy. Experimental results show that only 2289 gates are adequate to provide this valuable infrastructure that may find numerous applications in IC testing and diagnostics.
引用
收藏
页码:384 / 389
页数:6
相关论文
共 14 条
[11]   A novel on-chip delay measurement hardware for efficient speed-binning [J].
Raychowdhury, A ;
Ghosh, S ;
Roy, K .
11th IEEE International On-Line Testing Symposium, 2005, :287-292
[12]  
*SYNTEST TUURBOBIS, 2005, LOG US MAN
[13]  
Wu CT, 2005, IEEE INT SYMP CIRC S, P5449
[14]  
Zeng J, 2004, INT TEST CONF P, P31