Process Development of Power Delivery Through Wafer Vias for Silicon Interconnect Fabric

被引:8
作者
Liu, Meng-Hsiang [1 ]
Vaisband, Boris [1 ]
Hanna, Amir [1 ]
Luo, Yandong [1 ]
Wan, Zhe [1 ]
Iyer, Subramanian S. [1 ]
机构
[1] Univ Calif Los Angeles, Henry Samuel Sch Engn, CHIPS, Los Angeles, CA 90095 USA
来源
2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2019年
关键词
Through wafer via; silicon interconnectfabric (Si-IF); silicon etch; copper electroplating; HIGH-ASPECT-RATIO; TSV;
D O I
10.1109/ECTC.2019.00093
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At UCLA Center for Heterogeneous Integration and Performance Scaling (CHIPS), we have been developing a fine pitch heterogeneous wafer-scale platform with a single level of hierarchy called the silicon interconnect fabric (Si-IF). The Si-IF is a platform for heterogeneous integration of different bare dies at fine pitch (2 to 10 mu m) and close proximity (<100 mu m die spacing). The Si-IF platform can accommodate an entire 50 kW data center on a single 300 mm diameter wafer. Power delivery and heat extraction are fundamental challenges. To minimize the overhead of power conversion, current at mission (point-of-load) voltage is planned to be delivered directly to the assembly; this requires a uniform delivery of tens of kilo-amperes. Our approach is to deliver the current from the back of the Si-IF, using cooled Cu fins and through wafer vias (TWVs), to the front side of the wafer, where the dies are assembled facedown. TWVs are a key component of this power delivery system and are required to penetrate through the entire thickness of the Si-IF (500 - 700 mu m). A process for fabrication of large-sized (100 mu m diameter) TWVs for the Si-IF is described in this paper. The TWVs are etched in 500 mu m Si wafer (aspect ratio of 1:5) and are designed to enable back-side power delivery to the integrated system. Each TWV exhibits a resistance of 1.1 m Omega with an extracted resistivity of 1.73.10(-8) Omega m. The scale and performance of these large-sized TWVs supports high current density for power delivery applications.
引用
收藏
页码:579 / 586
页数:8
相关论文
共 22 条
[1]  
[Anonymous], 2010, PROC IEEE INT 3D SYS
[2]   Heterogeneous Integration at Fine Pitch (≤ 10 μm) using Thermal Compression Bonding [J].
Bajwa, Adeel A. ;
Jangam, SivaChandra ;
Pal, Saptadeep ;
Marathe, Niteesh ;
Bai, Tingyu ;
Fukushima, Takafumi ;
Goorsky, Mark ;
Iyer, Subramanian S. .
2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, :1276-1284
[3]  
Chung D., 1999, 10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295), P282, DOI 10.1109/ASMC.1999.798245
[4]   Interactions between brightener and chloride ions on copper electroplating for laser-drilled via-hole filling [J].
Dow, WP ;
Huang, HS ;
Lin, Z .
ELECTROCHEMICAL AND SOLID STATE LETTERS, 2003, 6 (09) :C134-C136
[5]   Heterogeneous Integration for Performance and Scaling [J].
Iyer, Subramanian S. .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07) :975-984
[6]  
Jangam S., 2017, P IEEE EL COMP TECHN
[7]   Electrical Characterization of High Performance Fine Pitch Interconnects in Silicon-Interconnect Fabric [J].
Jangam, SivaChandra ;
Bajwa, Adeel ;
Thankappan, Kannan K. ;
Kittur, Premsagar ;
Iyer, Subramanian S. .
2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, :1283-1288
[8]  
Kim J., 2014, Electrical Design of Through Silicon Via
[9]   TiN and TaN diffusion barriers in copper interconnect technology:: Towards a consistent testing methodology [J].
Kizil, H ;
Kim, G ;
Steinbrüchel, C ;
Zhao, B .
JOURNAL OF ELECTRONIC MATERIALS, 2001, 30 (04) :345-348
[10]   Bosch deep silicon etching: Improving uniformity and etch rate for advanced MEMS applications [J].
Laermer, F ;
Schilp, A ;
Funk, K ;
Offenberg, M .
MEMS '99: TWELFTH IEEE INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, TECHNICAL DIGEST, 1999, :211-216