An 8-12.5-GHz LC PLL with Dual VCO and Noise-Reduced LDO Regulator for Multilane Multiprotocol SerDes in 28-nm CMOS Technology

被引:8
作者
Chen, Jian [1 ]
Zhang, Wei [1 ]
Sun, Qingqing [1 ]
Liu, Lizheng [2 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab ASIC Applicat Specif Integrated Cir, Shanghai 200433, Peoples R China
[2] Fudan Univ, Sch Informat Sci & Technol, Shanghai 200433, Peoples R China
基金
中国博士后科学基金;
关键词
Multiprotocol SERDES; LC PLL; noise-reduced LDO regulator; dual VCO; PHASE;
D O I
10.3390/electronics10141686
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This study presents an inductance capacitance (LC) phase-locked loop (PLL) with a dual voltage-controlled oscillator (VCO) and a noise-reduced low-dropout (LDO) regulator, which was used in four-lane multiprotocol serial link applications. The dual VCO architecture can increase the total frequency-tuning range to ensure that the LC PLL achieves multiprotocol serial link coverage from 8 to 12.5 Gbps. Two switch capacitor array-based LC VCOs have a large frequency-tuning range and small VCO gain. The noise-reduced LDO regulator provides a very low-noise power supply to the VCO. The active area occupied by the proposed LC PLL in UMC 28-nm 1P10M complementary metal-oxide-semiconductor (CMOS) technology is 0.25 mm(2). The phase noise of the VCO at 1 MHz is -108.1 dBc/Hz. The power consumption of the LC PLL with a 1.8-V supply is 16.5 mW.
引用
收藏
页数:13
相关论文
共 27 条
[1]  
Abbasizadeh H, 2017, INT SOC DESIGN CONF, P198, DOI 10.1109/ISOCC.2017.8368850
[2]   CHARACTERIZATION OF FREQUENCY STABILITY [J].
BARNES, JA ;
CHI, AR ;
CUTLER, LS ;
HEALEY, DJ ;
LEESON, DB ;
MCGUNIGAL, TE ;
MULLEN, JA ;
SMITH, WL ;
SYDNOR, RL ;
VESSOT, RFC ;
WINKLER, GMR .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1971, IM20 (02) :105-+
[3]  
Basso C, 1999, EDN, V44, P115
[4]   Direct-coupled microwave filters with. single and dual stopbands [J].
Cameron, RJ ;
Yu, M ;
Wang, Y .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (11) :3288-3297
[5]  
Cevrero A, 2019, ISSCC DIG TECH PAP I, V62, P112, DOI 10.1109/ISSCC.2019.8662495
[6]  
Chang M.-F., 2018, P 19 INT C DISTR COM, P1
[7]   A 0.9-to 8-GHz VCO With a Differential Active Inductor for Multistandard Wireline SerDes [J].
Cheng, Kuo-Hsing ;
Hung, Cheng-Liang ;
Gong, Cihun-Siyong Alex ;
Liu, Jen-Chieh ;
Jiang, Bo-Qian ;
Sun, Shi-Yang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (08) :559-563
[8]   A new low-phase noise direct-coupled CMOS LC-QVCO [J].
Ebrahimi, Emad ;
Naseh, Sasan .
IEICE ELECTRONICS EXPRESS, 2009, 6 (18) :1337-1344
[9]  
Gao X., 2019, P 2019 INT SOC DES C, P2163
[10]   A low supply voltage and wide-tuned CMOS Colpitts VCO [J].
Hong, Jong-Phil .
IEICE ELECTRONICS EXPRESS, 2014, 11 (13)