Voltage Scalable High-Speed Robust Hybrid Arithmetic Units Using Adaptive Clocking

被引:37
作者
Ghosh, Swaroop [1 ]
Mohapatra, Debabrata [2 ]
Karakonstands, Georgios [2 ]
Roy, Kaushik [2 ]
机构
[1] Intel Inc, Log Technol Dev, Adv Memory Design Grp, Portland, OR 97006 USA
[2] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
关键词
Adders; arithmetic logic unit; high-speed design; low power; multipliers; process variation tolerant design; supply voltage scaling; SUPPLY VOLTAGE; ADDERS;
D O I
10.1109/TVLSI.2009.2022531
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we explore various arithmetic units for possible use in high-speed, high-yield ALUs operated at scaled supply voltage with adaptive clock stretching. We demonstrate that careful logic optimization of the existing arithmetic units (to create hybrid units) indeed make them further amenable to supply voltage scaling. Such hybrid units result from mixing right amount of fast arithmetic into the slower ones. Simulations on different hybrid adder and multipliers in BPTM 70 nm technology show 18%-50% improvements in power compared to standard adders with only 2%-8% increase in die-area at iso-yield. These optimized datapath units can be used to construct voltage scalable robust ALUs that can operate at high clock frequency with minimal performance degradation due to occasional clock stretching.
引用
收藏
页码:1301 / 1309
页数:9
相关论文
共 16 条
  • [1] A REGULAR LAYOUT FOR PARALLEL ADDERS
    BRENT, RP
    KUNG, HT
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (03) : 260 - 264
  • [2] CHEN Y, 2005, P INT S LOW POW EL D, P195
  • [3] Han T., 1987, Proceedings of the 8th Symposium on Computer Arithmetic (Cat. No.87CH2419-0), P49, DOI 10.1109/ARITH.1987.6158699
  • [4] A 175-mV multiply-accumulate unit using an adaptive supply voltage and body bias architecture
    Kao, JT
    Miyazaki, M
    Chandrakasan, AP
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1545 - 1554
  • [5] PARALLEL ALGORITHM FOR EFFICIENT SOLUTION OF A GENERAL CLASS OF RECURRENCE EQUATIONS
    KOGGE, PM
    STONE, HS
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1973, C-22 (08) : 786 - 793
  • [6] A 4-GHz 300-mW 64-bit integer execution ALU with dual supply voltages in 90-nm CMOS
    Mathew, SK
    Anders, MA
    Bloechel, B
    Nguyen, T
    Krishnamurthy, RK
    Borkar, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 44 - 51
  • [7] MOHAPATRA D, 2007, P INT S LOW POW EL D, P74
  • [8] Comparison of high-performance VLSI adders in the energy-delay space
    Oklobdzija, VG
    Zeydel, BR
    Dao, HQ
    Mathew, S
    Krishnamurthy, R
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 754 - 758
  • [9] Rabaey J.M., 2003, Digital integrated circuits: a design perspective, V2nd
  • [10] *SIMPL, SIMPL TOOL SET