Small-Signal Modeling and Design of Phase-Locked Loops Using Harmonic Signal-Flow Graphs

被引:39
作者
Shah, Shahil [1 ]
Koralewicz, Przemyslaw [1 ]
Gevorgian, Vahan [1 ]
Parsa, Leila [2 ]
机构
[1] Natl Renewable Energy Lab, Golden, CO 80401 USA
[2] Univ Calif Santa Cruz, Santa Cruz, CA 95064 USA
关键词
Phase locked loops; Harmonic analysis; Perturbation methods; Bandwidth; Gain; Mathematical model; Integrated circuit modeling; Linear time-periodic (LTP) systems; small-signal stability; phase-locked loops (PLL); impedance modeling; IMPEDANCE; CONVERTERS;
D O I
10.1109/TEC.2019.2954112
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This article introduces signal-flow graphs for linear time-periodic systems to streamline and visually describe the frequency-domain modeling of complex phase-locked loop (PLL) systems used in grid-connected converters. Small-signal modeling using the proposed graphs is demonstrated for two commonly used single-phase PLL structures: SOGI-PLL and Park-PLL. Loop-gain models are developed for these PLLs to evaluate how an orthogonal signal generator (OSG), which is required in single-phase PLLs using the synchronous reference frame (SRF) architecture, modifies the PLL loop gain compared to that of a three-phase SRF-PLL, which does not require an OSG. It is shown that the OSG in the SOGI-PLL and Park-PLL introduces a significant phase lag in the PLL loop gain, limiting the maximum bandwidth for which either PLL can be designed. Slow-frequency adaptation (SFA) of OSG is proposed to mitigate the influence of the OSG dynamics on the PLL loop gain. Experimental results are presented to validate the developed loop-gain models and show that the proposed SFA-SOGI-PLL and SFA-Park-PLL have better transient performance, they do not suffer from the bandwidth limit, and they preserve the steady-state performance of the standard SOGI-PLL and Park-PLL.
引用
收藏
页码:600 / 610
页数:11
相关论文
共 28 条
[1]  
[Anonymous], 2000, THESIS LTH
[2]   Input Impedance Modeling and Analysis of Line-Commutated Rectifiers [J].
Bing, Zhonghui ;
Karimi, Kamiar J. ;
Sun, Jian .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2009, 24 (10) :2338-2346
[3]   Single-Phase PLLs: A Review of Recent Advances [J].
Golestan, Saeed ;
Guerrero, Josep M. ;
Vasquez, Juan C. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (12) :9013-9030
[4]   High-Order Frequency-Locked Loops: A Critical Analysis [J].
Golestan, Saeed ;
Guerrero, Josep M. ;
Vasquez, Juan. C. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (05) :3285-3291
[5]   Small-Signal Modeling, Stability Analysis and Design Optimization of Single-Phase Delay-Based PLLs [J].
Golestan, Saeed ;
Guerrero, Josep M. ;
Vidal, Ana ;
Yepes, Alejandro G. ;
Doval-Gandoy, Jesus ;
Freijedo, Francisco D. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (05) :3517-3527
[6]   Dynamics Assessment of Advanced Single-Phase PLL Structures [J].
Golestan, Saeed ;
Monfared, Mohammad ;
Freijedo, Francisco D. ;
Guerrero, Josep M. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2013, 60 (06) :2167-2177
[7]  
Hall S. R., 1990, Proceedings of the 1990 American Control Conference (IEEE Cat. No.90CH2896-9), P1518
[8]   Comparative Performance Evaluation of Orthogonal-Signal-Generators-Based Single-Phase PLL Algorithms-A Survey [J].
Han, Yang ;
Luo, Mingyu ;
Zhao, Xin ;
Guerrero, Josep M. ;
Xu, Lin .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (05) :3932-3944
[9]   Input-admittance calculation and shaping for controlled voltage-source converters [J].
Harnefors, Lennart ;
Bongiorno, Massimo ;
Lundberg, Stefan .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (06) :3323-3334
[10]   Passivity-Based Stability Assessment of Grid-Connected VSCs-An Overview [J].
Harnefors, Lennart ;
Wang, Xiongfei ;
Yepes, Alejandro G. ;
Blaabjerg, Frede .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2016, 4 (01) :116-125