Hardware Efficient VLSI Architecture for 3-D Discrete Wavelet Transform

被引:8
作者
Darji, Anand [1 ]
Shukla, Saurabh [2 ]
Merchant, S. N. [1 ]
Chandorkar, A. N. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Mumbai 400076, Maharashtra, India
[2] SV Natl Inst Technol, Dept Elect Engn, Surat 395007, India
来源
2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014) | 2014年
关键词
ASIC; Data Flow Graph; Discrete Wavelet Transform; FPGA; Lifting; VLSI Architecture;
D O I
10.1109/VLSID.2014.66
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hardware efficient lifting based parallel 3-D Discrete Wavelet Transform (DWT) architecture for infinite group of pictures is proposed. Two parallel spatial and temporal DWT modules of the proposed 3-D DWT architecture give high throughput of 4 results per clock cycle. 1-D DWT blocks are employed for the spatial and temporal processing, respectively. Two parallel spatial processors reduce the requirement of frame memory for temporal transformation. Higher throughput reduces the working clock cycles which leads to low power design. A novel dual scanning in Z-fashion is utilized to reduce the internal transpose buffer requirement and waiting time of both the column and the temporal processors. The comparison results show that the internal memory requirement of the proposed 3-D DWT architecture is smaller than other familiar architectures. The Register Transfer Logic (RTL) of the proposed design is described using VHDL and synthesized for the Xilinx Virtex-IV series field programmable gate array (FPGA). The RTL of the proposed design is also synthesized using UMC 180 nm technology CMOS standard cell library for Application Specific Integrated Circuit (ASIC) design.
引用
收藏
页码:348 / 352
页数:5
相关论文
共 11 条
[1]   A novel VLSI architecture for multidimensional discrete wavelet transform [J].
Dai, QH ;
Chen, XJ ;
Lin, C .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (08) :1105-1110
[2]  
Das Anirban, 2010, IEEE T CIRCUITS SYST, V20
[3]  
Das B., 1996, IEEE P CIRC DEV SYST, V152, P186
[4]   Factoring wavelet transforms into lifting steps [J].
Daubechies, I ;
Sweldens, W .
JOURNAL OF FOURIER ANALYSIS AND APPLICATIONS, 1998, 4 (03) :247-269
[5]  
Mohanty B. K., 2011, IEEE T SIGNAL PROCES, V59
[6]   3D scan-based wavelet transform and quality control for video coding [J].
Parisot, C ;
Antonini, M ;
Barlaud, M .
EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2003, 2003 (01) :56-65
[7]  
Sweldens W., 1995, P SOC PHOTO-OPT INS, V256, P247
[8]  
Taghavi Z, 2003, 2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL VI, PROCEEDINGS, P401
[9]   Three-dimensional discrete wavelet transform architectures [J].
Weeks, M ;
Bayoumi, MA .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (08) :2050-2063
[10]   Efficient array architectures for multi-dimensional lifting-based discrete wavelet transforms [J].
Xiong, Cheng-yi ;
Hou, Jian-hua ;
Tian, Jin-wen ;
Liu, Jian .
SIGNAL PROCESSING, 2007, 87 (05) :1089-1099