Parallel hardware-software architecture for computation of Discrete Wavelet Transform using the Recursive Merge Filtering algorithm

被引:0
|
作者
Jamkhandi, P [1 ]
Mukherjee, A [1 ]
Mukherjee, K [1 ]
Franceschini, R [1 ]
机构
[1] Univ Cent Florida, Sch Elect Engn & Comp Sci, Orlando, FL 32816 USA
来源
PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS | 2000年 / 1800卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We present an FPGA-based parallel hardware-software architecture for the computation of the Discrete Wavelet Transform (DWT), using the Recursive Merge Filtering (RMF) algorithm. The DWT is built in a bottom-up fashion in logN steps, successively building complete DWTs by "merging" two smaller DWTs and applying the wavelet filter to only the "smooth" or DC coefficient from the smaller DWTs. The main bottleneck of this algorithm is the data routing process, which can be reduced by separating the computations into two types to introduce parallelism. This is achieved by using a virtual mapping structure to map the input. The data routing bottleneck has been transformed into simple arithmetic computations on the mapping structure. Due to the use of the FPGA-RAM for the mapping structure, the total number of data accesses to the main memory are reduced. This architecture shows how data routing in this problem can be transformed into a series of index computations.
引用
收藏
页码:250 / 256
页数:7
相关论文
共 50 条
  • [31] Fast bilateral filtering using the discrete cosine transform and the recursive method
    Yang, Kui
    Zhao, Yan
    Deng, Nianmao
    OPTIK, 2015, 126 (06): : 592 - 595
  • [32] Efficient implementation of the discrete wavelet transform on the parallel DSP-RAM architecture
    Liao, HY
    Cockburn, BF
    Mandal, MK
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 1189 - 1192
  • [33] A programmable parallel VLSI architecture for 2-D discrete wavelet transform
    Chen, CY
    Yang, ZL
    Wang, TC
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 151 - 163
  • [34] A Programmable Parallel VLSI Architecture for 2-D Discrete Wavelet Transform
    Chien-Yu Chen
    Zhong-Lan Yang
    Tu-Chih Wang
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 151 - 163
  • [35] Signal detection algorithm using Discrete Wavelet Transform and Radon Transform
    Thiruvengadam, SJ
    Chinnadurai, P
    Kumar, MT
    Abhaikumar, V
    IETE JOURNAL OF RESEARCH, 2004, 50 (05) : 353 - 360
  • [36] A computational architecture for Discrete Wavelet Transform using Lifting Scheme
    Sanchez, Fabian
    Fajardo, Carlos A.
    Angulo, Carlos A.
    Reyes, Oscar M.
    Bouman, Charles A.
    2014 XIX SYMPOSIUM ON IMAGE, SIGNAL PROCESSING AND ARTIFICIAL VISION (STSIVA), 2014,
  • [37] Discrete wavelet transform architecture using fast processing elements
    Huluta, E
    Petriu, EM
    Das, SR
    Al-Dhaher, AH
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 1537 - 1542
  • [38] New Architecture of Wavelet Packet Transform Using Parallel Filters
    Farahani, Hossein Amiri
    Nezamabadi, Majid Mashayekhi
    ISPRA '09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, ROBOTICS AND AUTOMATION, 2010, : 23 - +
  • [39] A Pipeline VLSI Architecture for Fast Computation of the 2-D Discrete Wavelet Transform
    Zhang, Chengjun
    Wang, Chunyan
    Ahmad, M. Omair
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) : 1775 - 1785
  • [40] Non-invasive fetal ECG extraction using discrete wavelet transform recursive inverse adaptive algorithm
    Al-Sheikh, Bahaa
    Salman, Mohammad Shukri
    Eleyan, Alaa
    Alboon, Shadi
    TECHNOLOGY AND HEALTH CARE, 2020, 28 (05) : 507 - 520