Parallel hardware-software architecture for computation of Discrete Wavelet Transform using the Recursive Merge Filtering algorithm

被引:0
|
作者
Jamkhandi, P [1 ]
Mukherjee, A [1 ]
Mukherjee, K [1 ]
Franceschini, R [1 ]
机构
[1] Univ Cent Florida, Sch Elect Engn & Comp Sci, Orlando, FL 32816 USA
来源
PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS | 2000年 / 1800卷
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We present an FPGA-based parallel hardware-software architecture for the computation of the Discrete Wavelet Transform (DWT), using the Recursive Merge Filtering (RMF) algorithm. The DWT is built in a bottom-up fashion in logN steps, successively building complete DWTs by "merging" two smaller DWTs and applying the wavelet filter to only the "smooth" or DC coefficient from the smaller DWTs. The main bottleneck of this algorithm is the data routing process, which can be reduced by separating the computations into two types to introduce parallelism. This is achieved by using a virtual mapping structure to map the input. The data routing bottleneck has been transformed into simple arithmetic computations on the mapping structure. Due to the use of the FPGA-RAM for the mapping structure, the total number of data accesses to the main memory are reduced. This architecture shows how data routing in this problem can be transformed into a series of index computations.
引用
收藏
页码:250 / 256
页数:7
相关论文
共 50 条
  • [21] The parallel algorithm of 2-D discrete wavelet transform
    He, D
    Zhang, WF
    PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES, PDCAT'2003, PROCEEDINGS, 2003, : 738 - 741
  • [22] Hardware Efficient VLSI Architecture for 3-D Discrete Wavelet Transform
    Darji, Anand
    Shukla, Saurabh
    Merchant, S. N.
    Chandorkar, A. N.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 348 - 352
  • [23] Design of a Hardware-based Discrete Wavelet Transform Architecture for Phoneme Recognition
    Cutajar, M.
    Gatt, E.
    Grech, I.
    Casha, O.
    Micallef, J.
    2014 6TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS, CONTROL AND SIGNAL PROCESSING (ISCCSP), 2014, : 554 - 557
  • [24] An efficient algorithm for time-domain computation of discrete wavelet transform
    Devassia, VP
    Mini, MG
    Thomas, T
    KNOWLEDGE-BASED INTELLIGENT INFORMATION ENGINEERING SYSTEMS & ALLIED TECHNOLOGIES, PTS 1 AND 2, 2001, 69 : 892 - 895
  • [25] Architecture of a wavelet packet transform using parallel filters
    Farahani, Mohsen Amiri
    Eshghi, Mohammad
    2006 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS, 2006, : 7 - 10
  • [26] Architecture of A Wavelet Packet Transform Using Parallel Filters
    Farahani, Mohsen Amiri
    Eshghi, Mohammad
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1699 - +
  • [27] An efficient VLSI architecture for the computation of 1-D discrete wavelet transform
    Premkumar, AB
    Madhukumar, AS
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03): : 231 - 241
  • [28] A VLSI architecture for a fast computation of the 2-D discrete wavelet transform
    Zhang, Chengjun
    Wang, Chunyan
    Ahmad, M. Omair
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3980 - 3983
  • [29] An efficient VLSI architecture for the computation of 1-D Discrete Wavelet Transform
    Premkumar, AB
    Madhukumar, AS
    ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 1180 - 1184
  • [30] An Efficient VLSI Architecture for the Computation of 1-D Discrete Wavelet Transform
    A.B. Premkumar
    A.S. Madhukumar
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 231 - 241