A New Algorithm for Post-Silicon Clock Measurement and Tuning

被引:2
作者
Lak, Zahra [1 ]
Nicolici, Nicola [1 ]
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Hamilton, ON, Canada
来源
2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT) | 2011年
关键词
Post-silicon clock tuning; configuration of clock tuning elements; setup/hold-time violations;
D O I
10.1109/DFT.2011.14
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The number of speedpaths in modern high-performance designs is in the range of millions. Due to unmodelled electrical effects, such as process variations and systemic delay defects, the speedpaths are difficult to be measured accurately before the first silicon samples are available. To tolerate these unmodelled electrical effects, clock tuning elements are employed to aid the post-silicon clock measurement and tuning. In this paper we describe a new compute-efficient algorithm for post-silicon clock measurement and tuning, which employs smart pruning techniques that exploit the characteristics of the clock tuning buffers.
引用
收藏
页码:53 / 59
页数:7
相关论文
共 9 条
[1]  
Abramovici M., 1988, DES AUT C, P468
[2]  
[Anonymous], 1989, SYSTEMS ISCAS
[3]   CLOCK SKEW OPTIMIZATION [J].
FISHBURN, JP .
IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (07) :945-951
[4]  
KILLPACK K, 2007, P 44 DES AUT C, P390
[5]  
Lak Z., 2010, IEEE N ATL TEST WORK, P1
[6]   The implementation of a 2-core, multi-threaded Itanium family processor [J].
Naffziger, S ;
Stackhouse, B ;
Grutkowski, T ;
Josephson, D ;
Desai, J ;
Alon, E ;
Horowitz, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :197-209
[7]  
Nagaraj K., 2008, IEEE INT TEST C OCT
[8]  
Nawale V., 2006, P ICCAD, P27
[9]  
Tadesse D., 2009, IEEE INT TEST C OCT