Without a reference clock wide tuning range clock and data recovery circuit

被引:0
|
作者
Choi, Si-Young [1 ]
Jeong, Hang-Geun [1 ]
机构
[1] Chonbuk Natl Univ, Dept Elect Engn, Jeonju, Jongbuk, South Korea
关键词
clock and data recovery (CDR); wide tuning range; linear phase detector (PD); full-rate frequency detector (FD); voltage controlled oscillator (VCO);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). This clock and data recovery circuit utilizes a linear phase detector (PD) and full-rate frequency detector (FD), a self-biased ring voltage controlled oscillator (VCO). The proposed CDR can also remove virtually all of the process technology and environmental variability by using a self-biasing method. The proposed CDR circuit can achieve a wide acquisition range without using the reference clock. A ring VCO used in this CDR circuit has a wide operating frequency range of 250 MHz to 2.0 GHz. The CDR circuit has been fabricated in a standard 0.18 mu m CMOS technology. It occupies an active area of 1 x 1mm(2) and consumes 120 mW from a single 1.8V supply.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [31] Low-power and Reference-Less data and clock recovery circuit for visible light receivers
    Liu, Ming-Cheng
    Chao, Paul C. -P.
    Khiong, Soh Sze
    PROCEEDINGS OF THE ASME/JSME JOINT INTERNATIONAL CONFERENCE ON INFORMATION STORAGE AND PROCESSING SYSTEMS AND MICROMECHATRONICS FOR INFORMATION AND PRECISION EQUIPMENT, 2018, 2018,
  • [32] A SELF CORRECTING CLOCK RECOVERY CIRCUIT
    HOGGE, CR
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (12) : 2704 - 2706
  • [33] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, Miao
    Kwasniewski, Tad
    Wang, Shoujun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2358 - +
  • [34] A 0.18-μm CMOS clock and data recovery circuit with reference-less dual loops
    Li, M.
    Huang, W. -J.
    Kwasniewski, T.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 168 - +
  • [35] A SELF CORRECTING CLOCK RECOVERY CIRCUIT
    HOGGE, CR
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 1985, 3 (06) : 1312 - 1314
  • [36] A Baseband All-Digital Clock and Data Recovery Circuit with A Limited Range Binary Search FSM
    Li, Jia-ken
    Lin, Hung-Wen
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [37] A self-referred clock jitter measurement circuit in wide frequency range
    Li, Chung-Yi
    Chou, Chia-Yuan
    Chang, Tsin-Yuan
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 313 - +
  • [38] Wide-range tracking technique for process-variation-robust clock and data recovery applications
    Jun-sheng LV
    You LI
    Yu-mei ZHOU
    Jian-zhong ZHAO
    Hai-hua SHEN
    Feng ZHANG
    FrontiersofInformationTechnology&ElectronicEngineering, 2017, 18 (05) : 729 - 737
  • [39] Wide-range tracking technique for process-variation-robust clock and data recovery applications
    Jun-sheng Lv
    You Li
    Yu-mei Zhou
    Jian-zhong Zhao
    Hai-hua Shen
    Feng Zhang
    Frontiers of Information Technology & Electronic Engineering, 2017, 18 : 729 - 737
  • [40] Wide-range tracking technique for process-variation-robust clock and data recovery applications
    Lv, Jun-sheng
    Li, You
    Zhou, Yu-mei
    Zhao, Jian-zhong
    Shen, Hai-hua
    Zhang, Feng
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2017, 18 (05) : 729 - 737