Without a reference clock wide tuning range clock and data recovery circuit

被引:0
|
作者
Choi, Si-Young [1 ]
Jeong, Hang-Geun [1 ]
机构
[1] Chonbuk Natl Univ, Dept Elect Engn, Jeonju, Jongbuk, South Korea
关键词
clock and data recovery (CDR); wide tuning range; linear phase detector (PD); full-rate frequency detector (FD); voltage controlled oscillator (VCO);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). This clock and data recovery circuit utilizes a linear phase detector (PD) and full-rate frequency detector (FD), a self-biased ring voltage controlled oscillator (VCO). The proposed CDR can also remove virtually all of the process technology and environmental variability by using a self-biasing method. The proposed CDR circuit can achieve a wide acquisition range without using the reference clock. A ring VCO used in this CDR circuit has a wide operating frequency range of 250 MHz to 2.0 GHz. The CDR circuit has been fabricated in a standard 0.18 mu m CMOS technology. It occupies an active area of 1 x 1mm(2) and consumes 120 mW from a single 1.8V supply.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [21] a 10 Gbps Burst-Mode Clock and Data Recovery Circuit with Continuous Clock Output
    Yu, Runxiang
    Proietti, Roberto
    Yin, Shuang
    Yoo, S. J. B.
    Kurumida, Junya
    2012 International Conference on Photonics in Switching (PS), 2012,
  • [22] A Loss of Reference Clock Detect Circuit
    Lv, Jian
    Jiang, Yadong
    Zhang, Donglu
    Liu, Jason
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 120 - +
  • [23] A Monolithic 10 Gb/s Clock and Data Recovery Circuit
    Hou Fenfei
    Cao Xiaowei
    2008 CHINA-JAPAN JOINT MICROWAVE CONFERENCE (CJMW 2008), VOLS 1 AND 2, 2008, : 436 - +
  • [24] A monolithic 10 Gb/s clock and data recovery circuit
    School of Physics Science and Technology, Nanjing Normal University, Nanjing, 210046, China
    不详
    Proc. China-Japan Jt. Microw. Conf., CJMW, 1600, (481-484):
  • [25] Fast acquisition clock and data recovery circuit with low jitter
    Zhang, RY
    La Rue, GS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (05) : 1016 - 1024
  • [26] Digital Clock Data Recovery Circuit fot S/PDIF
    Kang, Jonghoon
    Lee, Chanho
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 325 - 326
  • [27] A 1.6Gbps digital clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Kim, Min Gyu
    Wei, Gu-Yeon
    Moon, Un-ku
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 603 - 606
  • [28] Digital Clock and Data Recovery Circuit Design: Challenges and Tradeoffs
    Talegaonkar, Mrunmay
    Inti, Rajesh
    Hanumolu, Pavan Kumar
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [29] EQUIVALENT MODEL OF A CLOCK RECOVERY CIRCUIT
    DELPISTOIA, A
    GIUBILEI, R
    MENGALI, U
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1983, 31 (10) : 1187 - 1195
  • [30] Clock recovery circuit for optical packets
    Bintjas, C
    Yiannopoulos, K
    Pleros, N
    Theophilopoulos, G
    Kalyvas, M
    Avramopoulos, H
    Guekos, G
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2002, 14 (09) : 1363 - 1365