Without a reference clock wide tuning range clock and data recovery circuit

被引:0
|
作者
Choi, Si-Young [1 ]
Jeong, Hang-Geun [1 ]
机构
[1] Chonbuk Natl Univ, Dept Elect Engn, Jeonju, Jongbuk, South Korea
关键词
clock and data recovery (CDR); wide tuning range; linear phase detector (PD); full-rate frequency detector (FD); voltage controlled oscillator (VCO);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). This clock and data recovery circuit utilizes a linear phase detector (PD) and full-rate frequency detector (FD), a self-biased ring voltage controlled oscillator (VCO). The proposed CDR can also remove virtually all of the process technology and environmental variability by using a self-biasing method. The proposed CDR circuit can achieve a wide acquisition range without using the reference clock. A ring VCO used in this CDR circuit has a wide operating frequency range of 250 MHz to 2.0 GHz. The CDR circuit has been fabricated in a standard 0.18 mu m CMOS technology. It occupies an active area of 1 x 1mm(2) and consumes 120 mW from a single 1.8V supply.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [1] Without a reference clock wide tuning range clock and data recovery circuit
    Choi, Si-Young
    Jeong, Hang-Geun
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 118 - +
  • [2] A wide-tracking range clock and data recovery circuit
    Hanumolu, Pavan Kumar
    Wei, Gli-Yeon
    Moon, Un-Ku
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 425 - 439
  • [3] A clock and data recovery circuit with wide linear range frequency detector
    Hsiao, Keng-Jan
    Lee, Ming-Hwa
    Lee, Tai-Cheng
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 121 - 124
  • [4] 1.6Gb/s clock and data recovery circuit of oversampling method without the reference clock
    Kim, Kang-Jik
    Cho, Seong-Ik
    Jeong, Hang-Geun
    WSEAS Transactions on Circuits and Systems, 2007, 6 (03): : 330 - 335
  • [5] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang jik
    Jeong, Ki sang
    Cho, Seong ik
    PROCEEDINGS OF THE 2ND WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, SIGNALS AND TELECOMMUNICATIONS (CISST '08): CIRCUITS, SYSTEMS, SIGNAL & COMMUNICATIONS, 2008, : 40 - 43
  • [6] A 3.2Gb/s clock and data recovery circuit without reference clock for a high-speed serial data link
    Kim, Kang Jik
    Jeong, Ki Sang
    Cho, Seong Ik
    ELECTRONICS AND COMMUNICATIONS: PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTICAL COMMUNICATIONS (EHAC '08), 2008, : 113 - +
  • [7] 10 GHz full-rate clock and data recovery circuit in 0.18μm CMOS without external reference clock
    Gu, Z
    Thiede, A
    ELECTRONICS LETTERS, 2004, 40 (25) : 1572 - 1574
  • [8] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Park, Hyung-Gu
    Kim, SoYoung
    Lee, Kang-Yoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 355 - 364
  • [9] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Hyung-Gu Park
    SoYoung Kim
    Kang-Yoon Lee
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 355 - 364
  • [10] A wide range, low power clock and data recovery scheme for RFID tags
    Yu, Hang
    Li, Yan
    Jiang, Lai
    Ji, Zhen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 101 - 106