Performance Evaluation of Low-Voltage CMOS Switched-Capacitor Circuit

被引:2
作者
Hussein, Shamil H. [1 ]
Yaseen, Mohammad Tariq [1 ]
机构
[1] Univ Mosul, Coll Engn, Dept Elect Engn, Mosul 41002, Iraq
来源
2021 8TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ICEEE 2021) | 2021年
关键词
conventional switched capacitor circuit; pumping capacitance; bootstrapped technique; CMOS technology; CHARGE; DESIGN; ADC;
D O I
10.1109/ICEEE52452.2021.9415921
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Switched capacitor circuits play recently a vital role in numerous devices and applications. Switched capacitor circuits need to be designed accurately and optimized the circuit design parameters for a better performance. This is very challenging due to the compromise among different key factors such as power conversion efficiency, loading current and circuit size. In this work, Analytical optimization approach was implemented to optimize the switched capacitor charge pump circuit design with the load current. In this kind of circuit design, various parameters need to be considered for optimization such as voltage gain, output voltage ripple, output impedance, power conversion efficiency, and the circuit area. Here the analytical approach of optimization was applied to the conventional and bootstrapped methods switched capacitor charge pump circuits of five stages. For these kind of circuits, it is always required to obtain low consumption power, minimum generated charge, and small chip area. In this study, 0.18-mu m CMOS technology was adopted with 2 V,10 pF and 100MHz. The obtained results based on the proposed bootstrapped method showed that the circuit has better efficiency (68.5 %) compared to (53 %) when using the conventional method. This could be very useful for many devices and applications.
引用
收藏
页码:40 / 43
页数:4
相关论文
共 23 条
[1]  
Abdullah F.Y., 2021, Int. J. Comput. Digit. Syst., V10, P353, DOI DOI 10.12785/IJCDS/100135
[2]  
Allasasmeh Y, 2011, IEEE INT SYMP CIRC S, P494
[4]   Design of maximum-efficiency integrated voltage doubler [J].
Cabrini, A. ;
Gobbi, L. ;
Torelli, G. .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :317-320
[5]  
Chen F., 2010, IEEE CUST INT CIRC C, P1
[6]   A high efficiency charge pump circuit for low power applications [J].
Feng Peng ;
Li Yunlong ;
Wu Nanjian .
JOURNAL OF SEMICONDUCTORS, 2010, 31 (01)
[7]   Class AB amplifier with enhanced slew rate and GBW [J].
Garde, M. Pilar ;
Lopez-Martin, Antonio ;
Algueta, Jose M. ;
Carvajal, Ramon G. ;
Ramirez-Angulo, Jaime .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (08) :1199-1210
[8]   A compact switched-capacitor regulated charge pump power supply [J].
Gregoire, B. Robert .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1944-1953
[9]   Analytical Models of Output Voltages and Power Efficiencies for Multistage Charge Pumps [J].
Hsu, Chien-Pin ;
Lin, Hongchin .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (06) :1375-1385
[10]   Bandwidth and Slew Rate Enhanced OTA With Sustainable Dynamic Bias [J].
Hung, Cheuk Ho ;
Zheng, Yanqi ;
Guo, Jianping ;
Leung, Ka Nang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) :635-639