Benchmarking of on-chip interconnection networks

被引:0
作者
Wiklund, D [1 ]
Sathe, S [1 ]
Liu, D [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
来源
16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2004年
关键词
benchtnarking; network on chip; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More complex on-chip interconnection structures such as networks on chip emerge today. As the number of interconnect architectures rises there is a need to do an impartial evaluation of the performance of the interconnect structure. This is important for both the designer of the interconnect as well as for the system designer in order to achieve best performance vs. cost tradeoff. The work presented in this paper describes a method to specify, execute, and evaluate benchmarks for on-chip interconnects. The benchmarking method uses formal traffic specifications together with architecture independent constraints to form the benchmark specification. This specification is adapted to the simulation flow available for the interconnect and simulated to get the wanted results. The benchmark method is evaluated using two related examples where throughput is the main focus in the results. These examples show the applicability of the method.
引用
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
[41]   On-chip stochastic communication [J].
Dumitras, T ;
Marculescu, R .
EMBEDDED SOFTWARE FOR SOC, 2003, :373-386
[42]   Optimized shortest path algorithm for on-chip board processor in large scale networks [J].
Onaizah, Ameer N. ;
Xia, Yuanqing ;
Hussain, Khurram ;
Mohamed, Abdullah .
OPTIK, 2022, 271
[43]   Power-Efficient Partially-Adaptive Routing in On-chip Mesh Networks [J].
Jalili, M. ;
Bourgeois, J. ;
Sarbazi-Azad, H. .
2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, :65-66
[44]   An On-Chip Trainable Neuron Circuit for SFQ-Based Spiking Neural Networks [J].
Ucpinar, Beyza Zeynep ;
Karamuftuoglu, Mustafa Altay ;
Razmkhah, Sasan ;
Pedram, Massoud .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2024, 34 (03) :1-6
[45]   Efficient genetic based topological mapping using analytical models for on-chip networks [J].
Arjomand, Mohammad ;
Amiri, S. Hamid ;
Sarbazi-Azad, Hamid .
JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2013, 79 (04) :492-513
[46]   Worst-Case Communication Time Analysis for On-Chip Networks With Finite Buffers [J].
Bomer, Rubens Vicente De Liz ;
Zeferino, Cesar Albenes ;
Seman, Laio Oriel ;
Leithardt, Valderi Reis Quietinho .
IEEE ACCESS, 2023, 11 :25120-25131
[47]   Optimized shortest path algorithm for on-chip board processor in large scale networks [J].
Onaizah, Ameer N. ;
Xia, Yuanqing ;
Hussain, Khurram ;
Mohamed, Abdullah .
OPTIK, 2022, 271
[48]   Degradable mesh-based on-chip networks using programmable routing tables [J].
Shahabi, Ali ;
Honarmand, Nima ;
Sohofi, Hassan ;
Navabi, Zainalabedin .
IEICE ELECTRONICS EXPRESS, 2007, 4 (10) :332-339
[49]   Lynx: An Efficient and Flexible Communication Schema for On-Chip and Off-Chip Applications in Distributed Static Industrial Networks [J].
Guzman-Miranda, Hipolito ;
Alcaide, Abraham Marquez .
IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2024, 20 (11) :12542-12553
[50]   Using Buffered Crossbars for Chip Interconnection [J].
Papaefstathiou, Ioannis ;
Kornaros, George ;
Chrysos, Nikos .
GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, :90-95