Benchmarking of on-chip interconnection networks

被引:0
作者
Wiklund, D [1 ]
Sathe, S [1 ]
Liu, D [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
来源
16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2004年
关键词
benchtnarking; network on chip; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More complex on-chip interconnection structures such as networks on chip emerge today. As the number of interconnect architectures rises there is a need to do an impartial evaluation of the performance of the interconnect structure. This is important for both the designer of the interconnect as well as for the system designer in order to achieve best performance vs. cost tradeoff. The work presented in this paper describes a method to specify, execute, and evaluate benchmarks for on-chip interconnects. The benchmarking method uses formal traffic specifications together with architecture independent constraints to form the benchmark specification. This specification is adapted to the simulation flow available for the interconnect and simulated to get the wanted results. The benchmark method is evaluated using two related examples where throughput is the main focus in the results. These examples show the applicability of the method.
引用
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
[31]   A High Performance Router With Dynamic Buffer Allocation For On-Chip Interconnect Networks [J].
Qi Shubo ;
Zhang Minxuan ;
Li Jinwen ;
Zhao Tianlei ;
Zhang Chengyi ;
Li Shaoqing .
2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, :462-467
[32]   Optimized Q-learning Model for Distributing Traffic in On-Chip Networks [J].
Farahnakian, Fahimeh ;
Ebrahimi, Masoumeh ;
Daneshtalab, Masoud ;
Plosila, Juha ;
Liljeberg, Pasi .
2012 IEEE 3RD INTERNATIONAL CONFERENCE ON NETWORKED EMBEDDED SYSTEMS FOR EVERY APPLICATION (NESEA), 2012,
[33]   DAReS: Deflection Aware Rerouting between Subnetworks in Bufferless On-Chip Networks [J].
Kunthara, Rose George ;
James, Rekha K. ;
Sleeba, Simi Zerine ;
Jose, John .
PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, :211-216
[34]   Machine Learning Based Framework to Predict Performance Evaluation of On-Chip Networks [J].
Kumar, Anil ;
Talawar, Basavaraj .
2018 ELEVENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2018, :119-124
[35]   Impact of On-chip Interconnect on In-memory Acceleration of Deep Neural Networks [J].
Krishnan, Gokul ;
Mandal, Sumit K. ;
Chakrabarti, Chaitali ;
Seo, Jae-Sun ;
Ogras, Umit Y. ;
Cao, Yu .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2022, 18 (02)
[36]   A Comprehensive End-to-End Security Framework for Optical On-Chip Networks [J].
Nisa, Uzmat Ul ;
Bashir, Janibul .
Journal of Systems Architecture, 2025, 167
[37]   PDG_GEN: A Methodology for Fast and Accurate Simulation of On-Chip Networks [J].
Macdonald, Kevin ;
Nitta, Christopher ;
Farrens, Matthew ;
Akella, Venkatesh .
IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) :650-663
[38]   The REPLICA on-chip network [J].
Forsell, Martti ;
Roivainen, Jussi ;
Leppanen, Ville .
2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
[39]   Interconnects for Communications On-chip [J].
Chang, M. -C. Frank ;
Socher, Eran ;
Tam, Sai-Wang ;
Cong, Jason ;
Reinman, Glenn .
ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, :78-+
[40]   LogGP in theory and practice - An in-depth analysis of modern interconnection networks and benchmarking methods for collective operations [J].
Hoefler, T. ;
Schneider, T. ;
Lumsdaine, A. .
SIMULATION MODELLING PRACTICE AND THEORY, 2009, 17 (09) :1511-1521