Benchmarking of on-chip interconnection networks

被引:0
作者
Wiklund, D [1 ]
Sathe, S [1 ]
Liu, D [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
来源
16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2004年
关键词
benchtnarking; network on chip; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More complex on-chip interconnection structures such as networks on chip emerge today. As the number of interconnect architectures rises there is a need to do an impartial evaluation of the performance of the interconnect structure. This is important for both the designer of the interconnect as well as for the system designer in order to achieve best performance vs. cost tradeoff. The work presented in this paper describes a method to specify, execute, and evaluate benchmarks for on-chip interconnects. The benchmarking method uses formal traffic specifications together with architecture independent constraints to form the benchmark specification. This specification is adapted to the simulation flow available for the interconnect and simulated to get the wanted results. The benchmark method is evaluated using two related examples where throughput is the main focus in the results. These examples show the applicability of the method.
引用
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
[21]   CRITICAL-PATH DRIVEN ROUTERS FOR ON-CHIP NETWORKS [J].
Hu, Wei ;
Chen, Tianzhou ;
Shi, Qingsong ;
Liu, Sha .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (07) :1543-1557
[22]   Cbufferless: A Novel Congestion Control for Bufferless Networks On-Chip [J].
Yan, Jili ;
Lin, Xiaola ;
Lai, Guoming .
PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER SCIENCE AND ENGINEERING (CSE 2013), 2013, 42 :148-151
[23]   An accurate performance model for network-on-chip and multicomputer interconnection networks [J].
Gajin, Slavko ;
Jovanovic, Zoran .
JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (10) :1280-1294
[24]   Benchmarking mesh and hierarchical bus networks in system-on-chip context [J].
Salminen, Erno ;
Kangas, Tero ;
Lahtinen, Vesa ;
Riihimaki, Jouni ;
Kuusilinna, Kimmo ;
Hamalainen, Timo D. .
JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (08) :477-488
[25]   Flexible Reconfigurable On-chip Networks for Multi-core SoCs [J].
Oveis-Gharan, Masoud ;
Khan, Gul N. .
HEART 2018: PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON HIGHLY-EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, 2018,
[26]   Opportunistic Circuit-Switching for Energy Efficient On-Chip Networks [J].
He, Yuan ;
Kondo, Masaaki .
2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
[27]   Dynamic routing algorithm for avoiding hot spots in on-chip networks [J].
Sobhani, A. ;
Daneshtalab, M. ;
Neishaburi, M. H. ;
Mottaghi, M. D. ;
Afzali-Kusha, Ali ;
Fatemi, O. ;
Navabi, Z. .
IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, :179-183
[28]   Efficient Congestion-Aware Scheme for Wireless On-Chip Networks [J].
Rezaei, Amin ;
Daneshtalab, Masoud ;
Palesi, Maurizio ;
Zhao, Danella .
2016 24TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP), 2016, :742-749
[29]   NTPT: On the End-to-End Traffic Prediction in the On-Chip Networks [J].
Huang, Yoshi Shih-Chieh ;
Chou, Kaven Chun-Kai ;
King, Chung-Ta ;
Tseng, Shau-Yin .
PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, :449-452
[30]   Analysis of on-chip communication properties in accelerator architectures for Deep Neural Networks [J].
Krichene, Hana ;
Philippe, Jean-Marc .
2021 15TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS 2021), 2021, :9-14