Benchmarking of on-chip interconnection networks

被引:0
|
作者
Wiklund, D [1 ]
Sathe, S [1 ]
Liu, D [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
来源
16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2004年
关键词
benchtnarking; network on chip; simulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More complex on-chip interconnection structures such as networks on chip emerge today. As the number of interconnect architectures rises there is a need to do an impartial evaluation of the performance of the interconnect structure. This is important for both the designer of the interconnect as well as for the system designer in order to achieve best performance vs. cost tradeoff. The work presented in this paper describes a method to specify, execute, and evaluate benchmarks for on-chip interconnects. The benchmarking method uses formal traffic specifications together with architecture independent constraints to form the benchmark specification. This specification is adapted to the simulation flow available for the interconnect and simulated to get the wanted results. The benchmark method is evaluated using two related examples where throughput is the main focus in the results. These examples show the applicability of the method.
引用
收藏
页码:621 / 624
页数:4
相关论文
共 50 条
  • [1] On-chip interconnection networks of the trips chip
    Gratz, Paul
    Kim, Changkyu
    Sankaralingam, Karthikeyan
    Hanson, Heather
    Shivakumar, Premkishore
    Keckler, Stephen W.
    Burger, Doug
    IEEE MICRO, 2007, 27 (05) : 41 - 50
  • [2] Research challenges for on-chip interconnection networks
    Owens, John D.
    Dally, William J.
    Ho, Ron
    Jayasimha, D. N.
    Keckler, Stephen W.
    Peh, Li-Shiuan
    IEEE MICRO, 2007, 27 (05) : 96 - 108
  • [3] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS
    MAZUMDER, P
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (03) : 365 - 369
  • [4] Route packets, not wires: On-chip interconnection networks
    Dally, WJ
    Towles, B
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 684 - 689
  • [5] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS.
    Mazumder, Pinaki
    IEEE Transactions on Computers, 1987, C-36 (03) : 365 - 369
  • [6] Silicon photonic on-chip optical interconnection networks
    Bergman, Keren
    2007 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2007, : 470 - 471
  • [7] An Analysis of On-Chip Interconnection Networks for Large-Scale Chip Multiprocessors
    Sanchez, Daniel
    Michelogiannakis, George
    Kozyrakis, Christos
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2010, 7 (01)
  • [8] Design and evaluation of ZMesh topology for on-chip interconnection networks
    Prasad, N.
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    Chakrabarti, Indrajit
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2018, 113 : 17 - 36
  • [9] A high-speed and lightweight on-chip crossbar switch scheduler for on-chip interconnection networks
    Lee, KM
    Lee, SJ
    Yoo, HJ
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 453 - 456
  • [10] Design and impelementation of a routing switch for on-chip interconnection networks
    Chi, HC
    Chen, JH
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 392 - 395