FPGA Implementation of Non-Subsampled Shearlet Transform for Image Fusion

被引:0
作者
Bhaskar, P. C. [1 ]
Munde, V. R. [2 ]
机构
[1] Shivaji Univ, Dept Technol, Elect Dept, Kolhapur 416004, MH, India
[2] Shivaji Univ, Dept Technol, Electrono Dept, Kolhapur 416004, MH, India
来源
2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA) | 2017年
关键词
Field programmable gate array; Image fusion; ISE project navigator; Matlab; Non-subsampled shearlet transform; Simulink; Xilinx system generator (XSG); NONSUBSAMPLED CONTOURLET TRANSFORM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The non-subsampled shearlet transform is a new image analysis techniques for image fusion applications. Primarily, the non-subsampled shearlet transform is used to separate the input images to individual image coefficients, and that coefficients are low-pass subband coefficients and a series of band-pass directional subband coefficients, individually. Then applying different fusion rules to fuse the low-pass subband and band-pass directional subband coefficients of input images. And resultant fused low-pass and band-pass directional subband coefficients are obtained. Finally by applying inverse non-subsampled shearlet transform on fused subband coefficients to obtaining composed fused image. Implementation of this system is done on Xilinx chip of ML605 Virtex-6 xc6v1x240t-1ff1156 using Xilinx system generator 14.5 with MATLAB R2013a version 8.1.0.604 and Hardware Co-simulation for ML605 virtex-6 FPGA is done. The proposed image analysis technique for image fusion reduces the time required to obtaining fused image, improves calculation efficiency and provides high visual quality of fused image. In the proposed system the experimental results shows that the Xilinx System generator based designs are bit and cycle accurate, so MATLAB simulation results exactly match those seen on hardware ML605 virtex-6 FPGA board. Also the analysis of total delay path, ISE reports, timing analysis, and Xilinx power analysis is observed in Xilinx system generator. This design are simulated by Xilinx ISim simulator and ML605 Virtex-6 FPGA board is used for Synthesis, Implementation and Xilinx power analyzer helps to power analysis. So from power analysis, timing analysis and resources utilization, it is observed that, the proposed FPGA based design reduces 50% power, decreases utilized logic cells, LUTs (area) and delay.
引用
收藏
页数:6
相关论文
共 13 条
[1]  
Amia Fitri, 2009, IEEE T CIRCUITS SYST, P718
[2]   The nonsubsampled contourlet transform: Theory, design, and applications [J].
da Cunha, Arthur L. ;
Zhou, Jianping ;
Do, Minh N. .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 2006, 15 (10) :3089-3101
[3]   Sparse directional image representations using the discrete shearlet transform [J].
Easley, Glenn ;
Labate, Demetrio ;
Lim, Wang-Q .
APPLIED AND COMPUTATIONAL HARMONIC ANALYSIS, 2008, 25 (01) :25-46
[4]   Multi-focus image fusion based on non-subsampled shearlet transform [J].
Gao Guorong ;
Xu Luping ;
Feng Dongzhu .
IET IMAGE PROCESSING, 2013, 7 (06) :633-639
[5]  
Jin Longxu, 2008, IEEE T CIRCUITS SYST, VII, P88
[6]  
Liu Xingbin, 2015, NOVEL IMAGE FUSION A, P559
[7]  
Quan Siji, 2014, IEEE INT C SYST INF
[8]   Cross-Scale Coefficient Selection for Volumetric Medical Image Fusion [J].
Shen, Rui ;
Cheng, Irene ;
Basu, Anup .
IEEE TRANSACTIONS ON BIOMEDICAL ENGINEERING, 2013, 60 (04) :1069-1079
[9]  
Yang JM, 2016, CHIN CONT DECIS CONF, P4367, DOI 10.1109/CCDC.2016.7531752
[10]   Multifocus Image Fusion Based on NSCT and Focused Area Detection [J].
Yang, Yong ;
Tong, Song ;
Huang, Shuying ;
Lin, Pan .
IEEE SENSORS JOURNAL, 2015, 15 (05) :2824-2838