An alternative architecture for on-chip global interconnect: Segmented bus power modeling

被引:0
|
作者
Zhang, Y [1 ]
Ye, W [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnect power consumption has become an important issue as technology quickly scales down and the industry embraces system-on-a-chip (SOC). The simple bus structure may become a serious bottleneck in reducing the total chip power consumption and increasing performance due to transmission line effects. Alternative interconnect structures should be considered under this circumstances. This paper models the power consumption of both a global data bus and the proposed segmented bus for a commercial chip at the behavioral level. The chip is an integration of a 16-bit DSP and a 32-bit RISC microcontroller The power measurements of both bus structures at different technology feature size levels are reported for a set of standard signal processing benchmarks.
引用
收藏
页码:1062 / 1065
页数:4
相关论文
共 50 条
  • [41] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [42] Modeling of on-chip bus switching current and its impact on noise in power supply grid
    Tuuna, Sampo
    Zheng, Li-Rong
    Isoaho, Jouni
    Tenhunen, Hannu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 766 - 770
  • [43] A Skewed Repeater Bus architecture for on-chip energy reduction in microprocessors
    Khellah, M
    Ghoneima, M
    Tschanz, J
    Ye, YB
    Kurd, N
    Barkatullah, J
    Nimmagadda, S
    Ismail, Y
    De, V
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 253 - 257
  • [44] A phase-based approach for on-chip bus architecture optimization
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    Computer Journal, 2009, 52 (06): : 626 - 645
  • [45] A Phase-Based Approach for On-Chip Bus Architecture Optimization
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    COMPUTER JOURNAL, 2009, 52 (06): : 626 - 645
  • [46] AQUAIA: A CAD tool for on-chip interconnect modeling, analysis, and optimization
    Elfadel, IM
    Anand, MB
    Deutsch, A
    Adekanmbi, O
    Angyal, M
    Smith, H
    Rubin, B
    Kopcsay, G
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2002, : 337 - 340
  • [47] Modeling of general non-uniform on-chip interconnect structures
    Sundberg, G
    Lutz, RD
    Hahm, YC
    Settaluri, RK
    Zheng, J
    Weisshaar, A
    Tripathi, VK
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 396 - 401
  • [48] High-speed on-chip interconnect modeling for circuit simulation
    Caputa, P
    Alvandpour, A
    Svensson, C
    22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, : 143 - 146
  • [49] Dynamic Directories: A Mechanism for Reducing On-Chip Interconnect Power in Multicores
    Das, Abhishek
    Schuchhardt, Matt
    Hardavellas, Nikos
    Memik, Gokhan
    Choudhary, Alok
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 479 - 484
  • [50] Power and performance comparison of crossbars and buses as on-chip interconnect structures
    Pennsylvania State Univ, University Park, United States
    Conf Rec Asilomar Conf Signals Syst Comput, (378-383):