An alternative architecture for on-chip global interconnect: Segmented bus power modeling

被引:0
|
作者
Zhang, Y [1 ]
Ye, W [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnect power consumption has become an important issue as technology quickly scales down and the industry embraces system-on-a-chip (SOC). The simple bus structure may become a serious bottleneck in reducing the total chip power consumption and increasing performance due to transmission line effects. Alternative interconnect structures should be considered under this circumstances. This paper models the power consumption of both a global data bus and the proposed segmented bus for a commercial chip at the behavioral level. The chip is an integration of a 16-bit DSP and a 32-bit RISC microcontroller The power measurements of both bus structures at different technology feature size levels are reported for a set of standard signal processing benchmarks.
引用
收藏
页码:1062 / 1065
页数:4
相关论文
共 50 条
  • [31] On-chip split shared data bus architecture for SoC
    Yang, YS
    Roh, TM
    Lee, DW
    Kwon, WH
    Kim, J
    CDES '05: Proceedings of the 2005 International Conference on Computer Design, 2005, : 104 - 108
  • [32] A low-latency and high-power-efficient on-chip LVDS transmission line interconnect for an RC interconnect alternative
    Ito, Hiroyuki
    Seita, Junki
    Ishii, Takahiro
    Sugita, Hideyuki
    Okada, Kenichi
    Masu, Kazuya
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 193 - +
  • [33] Compact modeling and fast simulation of on-chip interconnect lines
    Ioan, D
    Ciuprina, G
    Radulescu, M
    Seebacher, E
    IEEE TRANSACTIONS ON MAGNETICS, 2006, 42 (04) : 547 - 550
  • [34] Analytical Delay Modeling of On-Chip Hybrid RGLC Interconnect
    Naik, Bhattu HariPrasad
    Misbahuddin, Md.
    Paidimarry, Chandra Sekhar
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 505 - 509
  • [35] MIRA: A multi-layered on-chip interconnect router architecture
    Park, Dongkook
    Eachempati, Soumya
    Das, Reetuparna
    Mishra, Asit K.
    Xie, Yuan
    Vijaykrishnan, N.
    Das, Chita R.
    ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 251 - 261
  • [36] Noise-aware power optimization for on-chip interconnect
    Kim, KW
    Jung, SO
    Narayanan, U
    Liu, CL
    Kang, SM
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 108 - 113
  • [37] The Y-architecture: Yet another on-chip interconnect solution
    Chen, HY
    Bo, Y
    Feng, Z
    Cheng, CK
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 840 - 846
  • [38] A Laser Power Management Method for On-Chip Photonic Interconnect
    Wang, Xiaolu
    Guo, Yiming
    Gu, Huaxi
    Wang, Kun
    2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,
  • [39] Noise-aware power optimization for on-chip interconnect
    Kim, Ki-Wook
    Jung, Seong-Ook
    Narayanan, Unni
    Liu, C.L.
    Kang, Sung-Mo
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 108 - 113
  • [40] Non-Overlapping Transition Encoding for Global On-Chip Interconnect
    Guo, Xiaofei
    Lin, Shunting
    Refai, Wael
    Rose, Garrett S.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 255 - 258