An alternative architecture for on-chip global interconnect: Segmented bus power modeling

被引:0
|
作者
Zhang, Y [1 ]
Ye, W [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnect power consumption has become an important issue as technology quickly scales down and the industry embraces system-on-a-chip (SOC). The simple bus structure may become a serious bottleneck in reducing the total chip power consumption and increasing performance due to transmission line effects. Alternative interconnect structures should be considered under this circumstances. This paper models the power consumption of both a global data bus and the proposed segmented bus for a commercial chip at the behavioral level. The chip is an integration of a 16-bit DSP and a 32-bit RISC microcontroller The power measurements of both bus structures at different technology feature size levels are reported for a set of standard signal processing benchmarks.
引用
收藏
页码:1062 / 1065
页数:4
相关论文
共 50 条
  • [21] Wave-pipelined on-chip global interconnect
    Zhang, Lizheng
    Hu, Yuhen
    Chen, Charlie Chung-Ping
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 127 - 132
  • [22] On-chip bus modeling under development
    不详
    ELECTRONIC DESIGN, 1998, 46 (23) : 28 - 28
  • [23] Exploration of Segmented Bus As Scalable Global Interconnect for Neuromorphic Computing
    Balaji, Adarsha
    Wu, Yuefeng
    Das, Anup
    Catthoor, Francky
    Schaafsma, Siebren
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 495 - 499
  • [24] Low-power on-chip bus architecture using dynamic relative delays
    Ghoneima, M
    Ismail, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236
  • [25] The Y-architecture for on-chip interconnect: Analysis and methodology
    Chen, HY
    Cheng, CK
    Kahng, AB
    Mandoiu, I
    Wang, QK
    Yao, B
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 13 - 19
  • [26] Analysis of pulse signaling for low-power on-chip global bus design
    Chen, Min
    Cao, Yu
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 401 - +
  • [27] The necesity and consequences of modeling driver and load nonlinearity in on-chip global interconnect noise verification
    Feldmann, P
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 321 - 324
  • [28] Design Optimization for AC Coupled On-chip Global Interconnect
    Liang, Lianfei
    Wang, Qin
    He, Weifeng
    Zeng, Xiaoyang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1521 - 1523
  • [29] AXI Lite Redundant On-Chip Bus Interconnect for High Reliability Systems
    Lazaro, Jesus
    Astarloa, Armando
    Zuloaga, Aitzol
    Araujo, Jose Angel
    Jimenez, Jaime
    IEEE TRANSACTIONS ON RELIABILITY, 2024, 73 (01) : 602 - 607
  • [30] Faster Delay modeling and Power optimization for On-Chip Global Interconnects
    Aswatha, A. R.
    Basavaraju, T.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 82 - 86