An alternative architecture for on-chip global interconnect: Segmented bus power modeling

被引:0
|
作者
Zhang, Y [1 ]
Ye, W [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
On-chip interconnect power consumption has become an important issue as technology quickly scales down and the industry embraces system-on-a-chip (SOC). The simple bus structure may become a serious bottleneck in reducing the total chip power consumption and increasing performance due to transmission line effects. Alternative interconnect structures should be considered under this circumstances. This paper models the power consumption of both a global data bus and the proposed segmented bus for a commercial chip at the behavioral level. The chip is an integration of a 16-bit DSP and a 32-bit RISC microcontroller The power measurements of both bus structures at different technology feature size levels are reported for a set of standard signal processing benchmarks.
引用
收藏
页码:1062 / 1065
页数:4
相关论文
共 50 条
  • [1] Enhanced Overloaded CDMA Interconnect (OCI) Bus Architecture for on-Chip Communication
    Ahmed, Khaled E.
    Farag, Mohammed M.
    PROCEEDINGS 2015 IEEE 23RD ANNUAL SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS - HOTI 2015, 2015, : 78 - 87
  • [2] Parallel Overloaded CDMA Interconnect (OCI) Bus Architecture for On-Chip Communications
    Ahmed, Khaled E.
    Farag, Mohammed M.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 621 - 624
  • [3] On-chip bus modeling for power and performance estimation
    Lee, Je-Hoon
    Cho, Young-Shin
    Kim, Seok-Man
    Cho, Kyoung-Rok
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 200 - +
  • [4] Measuring and Modeling On-Chip Interconnect Power on Real Hardware
    Adhinarayanan, Vignesh
    Paul, Indrani
    Greathouse, Joseph L.
    Huang, Wei
    Pattnaik, Ashutosh
    Feng, Wu-chun
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION, 2016, : 23 - 33
  • [5] Staggered Latch Bus: A Reliable Offset Switched Architecture for Long On-Chip Interconnect
    Eze, Melvin
    Ozturk, Ozcan
    Narayanan, Vijaykrishnan
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 296 - 301
  • [6] Energy/Area/Delay tradeoffs in the physical design of on-chip segmented bus architecture
    Guo, Jin
    Papanikolaou, Antonis
    Zhang, Hao
    Catthoor, Francky
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 941 - 944
  • [7] Serial-link bus: A low-power on-chip bus architecture
    Ghoneima, M
    Ismail, Y
    Khellah, M
    Tschanz, J
    De, VV
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 541 - 546
  • [8] Serial-Link Bus: A Low-Power On-Chip Bus Architecture
    Ghoneima, Maged
    Ismail, Yehea
    Khellah, Muhammad M.
    Tschanz, James
    De, Vivek
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2020 - 2032
  • [9] CDMA bus-based on-chip interconnect infrastructure
    Nikolic, Tatjana
    Stojcev, Mile
    Djordjevic, Goran
    MICROELECTRONICS RELIABILITY, 2009, 49 (04) : 448 - 459
  • [10] A multiconductor transmission line methodology for global on-chip interconnect modeling and analysis
    Elfadel, IM
    Deutsch, A
    Smith, HH
    Rubin, BJ
    Kopcsay, GV
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2004, 27 (01): : 71 - 78