A Novel Carrier-Based Hybrid PWM Technique for Minimization of Line Current Ripple in Two Parallel Interleaved Two-Level VSIs

被引:55
作者
Shukla, Kapil [1 ]
Malyala, Varun [1 ]
Maheshwari, Ramkrishan [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, New Delhi 110016, India
关键词
Interleaving; pulse width modulation (PWM); two-level inverter (2L); voltage source inverter (VSI); WINDING INDUCTION-MOTOR; PULSEWIDTH MODULATION TECHNIQUES; VOLTAGE-SOURCE CONVERTERS; COMMON-MODE VOLTAGE; SPACE-VECTOR; CIRCULATING CURRENT; CURRENT REDUCTION; BUS; DISTORTION; INVERTERS;
D O I
10.1109/TIE.2017.2745438
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A novel hybrid pulse width modulation (PWM) technique is proposed in this paper for two parallel interleaved, two-level, three-phase voltage source inverters (VSIs). The two parallel interleaved VSIs are analyzed as a three-level (3L) inverter. A 3L inverter provides minimum line current ripple when nearest three voltage vectors are applied. In this paper, a novel carrier-based PWM technique is developed that ensures the application of nearest voltage vectors, keeping average circulating current to zero over a switching period. For carrier-based implementation of the proposed PWM, generalized common-mode (CM) offsets are derived in terms of maximum and minimum values of reference signals. Each 3L space-vector sector is divided into seven subsectors. For each subsector, a CM offset is calculated, addition of which to reference signals ensures the minimum line current ripple and zero average circulating current. Simulation and experimental results are provided to validate the proposed technique.
引用
收藏
页码:1908 / 1918
页数:11
相关论文
共 35 条
[1]   Shunt active-power-filter topology based on parallel interleaved inverters [J].
Asiminoaei, Lucian ;
Aeloiza, Eddy ;
Enjeti, Prasad N. ;
Blaabjerg, Frede .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2008, 55 (03) :1175-1189
[2]   Harmonic Analysis of Advanced Bus-Clamping PWM Techniques [J].
Bhavsar, Tushar ;
Narayanan, G. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2009, 24 (10) :2347-2352
[3]   Analysis of a hybrid PWM based on modified space-vector and triangle-comparison methods [J].
Blasko, V .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1997, 33 (03) :756-764
[4]   A Unified Space Vector Pulse Width Modulation for Dual Two-level Inverter System [J].
Chen, Min ;
Sun, Dan .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (02) :889-893
[5]   Circulating zero-sequence current control of parallel three-phase inverters [J].
Chen, TP .
IEE PROCEEDINGS-ELECTRIC POWER APPLICATIONS, 2006, 153 (02) :282-288
[6]   Zero-Sequence Circulating Current Reduction Method for Parallel HEPWM Inverters Between AC Bus and DC Bus [J].
Chen, Tsung-Po .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (01) :290-300
[7]   Dual-Modulator Compensation Technique for Parallel Inverters Using Space-Vector Modulation [J].
Chen, Tsung-Po .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2009, 56 (08) :3004-3012
[8]   Parallel Three-Phase Inverters: Optimal PWM Method for Flux Reduction in Intercell Transformers [J].
Cougo, Bernardo ;
Meynard, Thierry ;
Gateau, Guillaume .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2011, 26 (08) :2184-2191
[9]   Space-Vector-Based Hybrid Pulsewidth Modulation Techniques for a Three-Level Inverter [J].
Das, Soumitra ;
Narayanan, G. ;
Pandey, M. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (09) :4580-4591
[10]   Novel Switching Sequences for a Space-Vector-Modulated Three-Level Inverter [J].
Das, Soumitra ;
Narayanan, G. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (03) :1477-1487