A two-level simultaneous test data and time reduction technique for SOC

被引:0
作者
Liaw, Yu-Te [1 ]
Bai, Bing-Chuan [1 ]
Li, James C. M. [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
关键词
test compression; SOC testing; test time reduction; design for testability; computer-aided design; IEEE; 1500;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A two-level test data compression technique is presented to reduce both the test data and the test time for System on a Chip (SOC). The level one compression is achieved by Huffman coding for the entire SOC. The level two compression is achieved by broadcasting test patterns to multiple cores simultaneously. Experiments on the d695 benchmark SOC show that the test data and test time are reduced by 64% and 35%, respectively. This technique requires no change of cores and hence provides a feasible SOC test compaction Solution for the SOC integrators.
引用
收藏
页码:841 / 857
页数:17
相关论文
共 38 条
[1]  
Arslan B, 2004, INT TEST CONF P, P945
[2]   Decompression hardware determination for test volume and time reduction through unified test pattern compaction and compression [J].
Bayraktaroglu, I ;
Orailoglu, A .
21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, :113-118
[3]  
Bayraktaroglu I, 2001, DES AUT CON, P151, DOI 10.1109/DAC.2001.935494
[4]   Test data compression and test resource partitioning for system-on-a-chip using frequency-directed run-length (FDR) codes [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (08) :1076-1088
[5]  
Chandra A., 2000, Proceedings 18th IEEE VLSI Test Symposium, P113, DOI 10.1109/VTEST.2000.843834
[6]   Efficient test data compression and decompression for system-on-a-chip using internal scan chains and Golomb coding [J].
Chandra, A ;
Chakrabarty, K .
DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, :145-149
[7]   Reducing test data volume using external/LBIST hybrid test patterns [J].
Das, D ;
Touba, NA .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :115-122
[8]   Reducing test application time for full scan embedded cores [J].
Hamzaoglu, I ;
Patel, JH .
TWENTY-NINTH ANNUAL INTERNATIONAL SYMPOSIUM ON FAULT-TOLERANT COMPUTING, DIGEST OF PAPERS, 1999, :260-267
[9]   BUILT-IN-TEST FOR CIRCUITS WITH SCAN BASED ON RESEEDING OF MULTIPLE-POLYNOMIAL LINEAR FEEDBACK SHIFT REGISTERS [J].
HELLEBRAND, S ;
RAJSKI, J ;
TARNICK, S ;
VENKATARAMAN, S ;
COURTOIS, B .
IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (02) :223-233
[10]  
Hellebrand S, 1995, 1995 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, P88, DOI 10.1109/ICCAD.1995.479997