An Empirical Network-on-Chip Topology Design for Multicore Architectures

被引:0
|
作者
Dongre, Sanskruti [1 ]
Joshi, Amit [1 ]
机构
[1] Coll Engn Pune, Dept Comp Engn & IT, Pune, Maharashtra, India
来源
2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021) | 2021年
关键词
Network-On-Chip; System-On-Chip; Chip Multiprocessors; Average Memory Access Time; Multiprocessor System-on-Chip;
D O I
10.1109/ICISSGT52025.2021.00028
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Network-on-chip is very important part of the current and way forward for computer architecture. It is mainly used in multiprocessor System-on-Chips and in Chip Multiprocessing. The number of cores in multicore processors are consistently increasing to build the processor in rapid and reliable way. The quantity of processing assets in System-on-Chips have been steadily expanding to meet better computational requirements. With the help of Network-on-Chips the back-end wiring involved has radically reduced in System-on-Chip. But the power, time, bandwidth required grows rapidly across the innovation ages. To overcome such challenges of present System-on-Chip, Network-on-Chip technology is invented. This work gives a design of a topology for Network-on-Chip based system to provide better performance in terms of throughput, latency, area and energy. The system is modeled in gem5 simulator using garnet interconnection networks. splash2 benchmark suit is used for trace driven simulations. Drawing on insights from the results, the proposed topology provides 12% improvement in throughput, 52% improvement in area and 33% improvement in latency over the fat tree topology.
引用
收藏
页码:87 / 92
页数:6
相关论文
共 50 条
  • [21] Design of Network-on-Chip Architectures With a Genetic Algorithm-Based Technique
    Leary, Glenn
    Srinivasan, Krishnan
    Mehta, Krishna
    Chatha, Karam S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 674 - 687
  • [22] Design Trade off and Performance Analysis of Router Architectures in Network-on-Chip
    Latif, Jawwad
    Chaudhry, Hassan Nazeer
    Azam, Sadia
    Baloch, Naveed Khan
    10TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC 2015) / THE 12TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC 2015) AFFILIATED WORKSHOPS, 2015, 56 : 421 - 426
  • [23] On the Design of Reliable Hybrid Wired-Wireless Network-on-Chip Architectures
    Agyeman, Michael Opoku
    Wan, Ji-Xiang
    Quoc-Tuan Vien
    Zong, Wen
    Yakovlev, Alex
    Tong, Kenneth
    Mak, Terrence
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 251 - 258
  • [24] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Md. Hasan Furhad
    Jong-Myon Kim
    The Journal of Supercomputing, 2014, 69 : 766 - 792
  • [25] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Furhad, Md Hasan
    Kim, Jong-Myon
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 766 - 792
  • [26] A methodology for layout aware design and optimization of custom network-on-chip architectures
    Srinivasan, Krishnan
    Chatha, Karam S.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 352 - +
  • [27] A Novel Wireless Network-on-Chip Architecture for Multicore Systems
    Tahanian, Esmaeel
    Rezvani, Mohsen
    Fateh, Mansoor
    2021 26TH INTERNATIONAL COMPUTER CONFERENCE, COMPUTER SOCIETY OF IRAN (CSICC), 2021,
  • [28] Communication Power Optimization for Network-on-Chip Architectures
    Shin, Dongkun
    Kim, Jihong
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 165 - 176
  • [29] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [30] Exploiting Software Pipelining for Network-on-Chip architectures
    Li, Feihui
    Kandemir, Mahmut
    Kolcu, Ibrahim
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 295 - +