Enhanced Compensation for Voltage Regulators Based on Three-Stage CMOS Operational Amplifiers for Large Capacitive Loads

被引:0
|
作者
Zurla, R. [1 ]
Cabrini, A. [1 ]
Pasotti, M. [2 ]
Torelli, G. [1 ]
机构
[1] Univ Pavia, Pavia, Italy
[2] STMicroelectronics, Agrate Brianza, Italy
来源
2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2020年
关键词
DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a compensation technique for a three-stage operational amplifier that is derived from nested Miller compensation and comprises a voltage gain stage in the inner compensation path. The voltage gain k of this stage is able to both increase the Miller effect across the inner compensation capacitor and reduce the high-frequency impedance of the output node when compared to the case of standard nested Miller compensation. As a consequence, the gain-bandwidth product is k times higher, while the inner and the outer compensation capacitors are reduced by a factor k(2) and k, respectively. The proposed compensation technique was applied to a three-stage operational amplifier used to implement a voltage regulator: simulations of the regulator showed a significant improvement of slew rate, settling time, and transient output voltage drop when a load current is suddenly requested.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Embedded current amplifier compensation for three-stage amplifiers with large capacitive loads
    Liao, Pengfei
    Chen, Weizhong
    Luo, Ping
    Liu, Luncai
    IEICE ELECTRONICS EXPRESS, 2016, 13 (01): : 1 - 6
  • [2] Three-stage CMOS OTA for large capacitive loads with efficient frequency compensation scheme
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (10) : 1044 - 1048
  • [3] Enhanced Voltage Buffer Compensation Technique for Two-Stage CMOS Operational Amplifiers
    Zurla, Riccardo
    Cabrini, Alessandro
    Pasotti, Marco
    Torelli, Guido
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 121 - 124
  • [4] A 55-nm Three-Stage Operational Transconductance Amplifier With Single Cascode Miller Compensation for Large Capacitive Loads
    Zhou, Ranran
    Wang, Haozhe
    Wang, Peng
    Poechmueller, Peter
    Wang, Yong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1970 - 1979
  • [5] Compensation-capacitor free pseudo three-stage amplifier with large capacitive loads
    Leung, Ka Nang
    Zheng, Yanqi
    DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2008, : 7 - 10
  • [6] Hybrid cascode compensation with current amplifiers for nano-scale three-stage amplifiers driving heavy capacitive loads
    Hamed Aminzadeh
    Ali Dashti
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 331 - 341
  • [7] Hybrid cascode compensation with current amplifiers for nano-scale three-stage amplifiers driving heavy capacitive loads
    Aminzadeh, Hamed
    Dashti, Ali
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (03) : 331 - 341
  • [8] Frequency Compensation Network for Three-Stage CMOS Operational Amplifier
    Zanjani, Masoud Soltani
    Biabanifard, Ali
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (08)
  • [9] Single Capacitor with Embedded Current Amplifier Compensation for Three-stage Amplifier with Large Capacitive Loads
    Liao, Pengfei
    Zhang, Yanlin
    Liu, Luncai
    2015 IEEE ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2015, : 305 - 308
  • [10] Bessel-like compensation of three-stage operational transconductance amplifiers
    Giustolisi, Gianluca
    Palumbo, Gaetano
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (04) : 729 - 747