Two-parallel pipelined fast Fourier transform processors for real-valued signals

被引:2
作者
Glittas, Antony Xavier [1 ,2 ]
Sellathurai, Mathini [2 ]
Lakshminarayanan, G. [1 ]
机构
[1] Natl Inst Technol Tiruchirappalli, Dept Elect & Commun Engn, Tiruchirappalli, Tamil Nadu, India
[2] Heriot Watt Univ, Inst Sensors Signals & Syst, Sch Engn & Phys Sci, Edinburgh, Midlothian, Scotland
基金
英国工程与自然科学研究理事会;
关键词
fast Fourier transforms; microprocessor chips; processor scheduling; two-parallel pipelined fast Fourier transform processors; real-valued signals; discrete Fourier transform computation; real-valued fast Fourier transform; data path real; partial real data paths; RFFT design; feedback-based scheduling structures; FFT PROCESSOR; ARCHITECTURES;
D O I
10.1049/iet-cds.2015.0256
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a set of novel two-parallel pipelined fast Fourier transform architectures for discrete Fourier transform computation of real-valued signal. The previous approaches of designing real-valued fast Fourier transform (RFFT) architectures are the attempts made to make the data path real. Some of the previous designs have partial real data paths (only first two stages are real), whereas the other designs have complete real data-paths, but reordering registers are required to bring the real and imaginary parts in parallel. Hence, these approaches reduce the number of registers and butterflies only to some extent in the RFFT design. In the proposed designs, feedback-based scheduling structures are introduced, which reduce the number of registers to half in several stages when compared with the previously known designs. Therefore, the proposed designs require 30% less area and 31.5% less power than the prior designs.
引用
收藏
页码:330 / 336
页数:7
相关论文
共 21 条
[1]   Efficient VLSI implementation of FFT for orthogonal frequency division multiplexing applications [J].
Arunachalam, V. ;
Raj, Alex Noel Joseph .
IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (06) :526-531
[2]   An In-Place FFT Architecture for Real-Valued Signals [J].
Ayinala, Manohar ;
Lao, Yingjie ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) :652-656
[3]   FFT Architectures for Real-Valued Signals Based on Radix-23 and Radix-24 Algorithms [J].
Ayinala, Manohar ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (09) :2422-2430
[4]   Pipelined Parallel FFT Architectures via Folding Transformation [J].
Ayinala, Manohar ;
Brown, Michael ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) :1068-1081
[5]   An Energy-Efficient Partial FFT Processor for the OFDMA Communication System [J].
Chen, Chao-Ming ;
Hung, Chien-Chang ;
Huang, Yuan-Hao .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) :136-140
[6]   Pipelined Radix-2k Feedforward FFT Architectures [J].
Garrido, Mario ;
Grajal, J. ;
Sanchez, M. A. ;
Gustafsson, Oscar .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) :23-32
[7]   A Pipelined FFT Architecture for Real-Valued Signals [J].
Garrido, Mario ;
Parhi, Keshab. K. ;
Grajal, J. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) :2634-2643
[8]   A High-Throughput Radix-16 FFT Processor With Parallel and Normal Input/Output Ordering for IEEE 802.15.3c Systems [J].
Huang, Shen-Jui ;
Chen, Sau-Gee .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (08) :1752-1765
[9]   Area efficient floating-point FFT butterfly architectures based on multi-operand adders [J].
Kaivani, Amir ;
Ko, Seok-Bum .
ELECTRONICS LETTERS, 2015, 51 (12) :895-+
[10]  
Kuo JamesB., 1999, LOW VOLTAGE CMOS VLS