Analyzing on-chip communication in a MPSoC environment

被引:61
|
作者
Loghi, M [1 ]
Angiolini, F [1 ]
Bertozzi, D [1 ]
Benini, L [1 ]
机构
[1] Univ Verona, Dipartimento Informat, I-37134 Verona, Italy
关键词
D O I
10.1109/DATE.2004.1268966
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work focuses on communication architecture analysis for multi-processor Systems-on-Chips (MPSoCs), and it leverages a SystemC-based platform to simulate a complete multi-processor system at the cycle-accurate and signal-accurate level. These features allow to stimulate the communication sub-system with functional traffic generated by real applications running on top of a configurable number of ARM processors. This opens up the possibility for communication infrastructure exploration and for the investigation of its impact on system performance at the highest level of accuracy. Our simulation environment proved capable of a detailed comparative analysis between two industry-standard communication architectures, under realistic workloads and different system configurations, pointing out the impact of fine grained architectural mismatches on macroscopic performance differences.
引用
收藏
页码:752 / 757
页数:6
相关论文
共 50 条
  • [31] New Interconnect Technologies in On-Chip Communication
    Choi, Kiyoung
    Kim, John
    Loh, Gabriel
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 121 - 123
  • [32] Architecture and synthesis for on-chip multicycle communication
    Cong, J
    Fan, YP
    Han, GL
    Yang, X
    Zhang, ZR
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) : 550 - 564
  • [33] On-Chip Molecular Communication: Analysis and Design
    Farsad, Nariman
    Eckford, Andrew W.
    Hiyama, Satoshi
    Moritani, Yuki
    IEEE TRANSACTIONS ON NANOBIOSCIENCE, 2012, 11 (03) : 304 - 314
  • [34] On-chip communication design: Roadblocks and avenues
    Carloni, LP
    Sangiovanni-Vincentelli, AL
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 75 - 76
  • [35] Modelling and refinement of an on-chip communication architecture
    Plosila, J
    Liljeberg, P
    Isoaho, J
    FORMAL METHODS AND SOFTWARE ENGINEERING, PROCEEDINGS, 2005, 3785 : 219 - 234
  • [36] The fast evolving landscape of on-chip communication
    Bertozzi, Davide
    Dimitrakopoulos, Giorgos
    Flich, Jose
    Sonntag, Soeren
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2015, 19 (1-2) : 59 - 76
  • [37] Scaling Optical Communication for On-Chip Interconnect
    Binggeli, Mat
    Li, Feng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1178 - 1183
  • [38] Spidergon: a novel on-chip communication network
    Coppola, M
    Locatelli, R
    Maruccia, G
    Pieralisi, L
    Scandurra, A
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 15 - 15
  • [39] Terahertz topological photonics for on-chip communication
    Yihao Yang
    Yuichiro Yamagami
    Xiongbin Yu
    Prakash Pitchappa
    Julian Webber
    Baile Zhang
    Masayuki Fujita
    Tadao Nagatsuma
    Ranjan Singh
    Nature Photonics, 2020, 14 : 446 - 451
  • [40] On-chip communication analysis for multimedia applications
    Varatkar, G
    Marculescu, R
    IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A185 - A188