Analyzing on-chip communication in a MPSoC environment

被引:61
|
作者
Loghi, M [1 ]
Angiolini, F [1 ]
Bertozzi, D [1 ]
Benini, L [1 ]
机构
[1] Univ Verona, Dipartimento Informat, I-37134 Verona, Italy
关键词
D O I
10.1109/DATE.2004.1268966
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work focuses on communication architecture analysis for multi-processor Systems-on-Chips (MPSoCs), and it leverages a SystemC-based platform to simulate a complete multi-processor system at the cycle-accurate and signal-accurate level. These features allow to stimulate the communication sub-system with functional traffic generated by real applications running on top of a configurable number of ARM processors. This opens up the possibility for communication infrastructure exploration and for the investigation of its impact on system performance at the highest level of accuracy. Our simulation environment proved capable of a detailed comparative analysis between two industry-standard communication architectures, under realistic workloads and different system configurations, pointing out the impact of fine grained architectural mismatches on macroscopic performance differences.
引用
收藏
页码:752 / 757
页数:6
相关论文
共 50 条
  • [21] Refinement of on-chip communication channels
    Plosila, J
    Liljeberg, P
    Isoaho, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 197 - 200
  • [22] A Flow Regulator for On-Chip Communication
    Lu, Zhonghai
    Brachos, Dimitris
    Jantsch, Axel
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 151 - 154
  • [23] On-Chip Quantum Communication Devices
    Trenti, Alessandro
    Achleitner, Martin
    Prawits, Florian
    Schrenk, Bernhard
    Conradi, Hauke
    Kleinert, Moritz
    Incoronato, Alfonso
    Zanetto, Francesco
    Zappa, Franco
    Di Luch, Ilaria
    Cirkinoglu, Ozan
    Leijtens, Xaveer
    Bonardi, Antonio
    Bruynsteen, Cedric
    Yin, Xin
    Kiessler, Christian
    Herrmann, Harald
    Silberhorn, Christine
    Bozzio, Mathieu
    Walther, Philip
    Thiel, Hannah C.
    Weihs, Gregor
    Huebel, Hannes
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (23) : 7485 - 7497
  • [24] A metric for analyzing effective on-chip inductive coupling
    Zhong, G
    Koh, CK
    Roy, K
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 156 - 161
  • [25] A Technique for Analyzing On-chip Power Supply Impedance
    Ishida, Masahiro
    Nakura, Toru
    Matsukawa, Akira
    Ikeno, Rimon
    Asada, Kunihiro
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 193 - 198
  • [26] Complexity and low power issues for on-chip interconnections in MPSoC system level design
    Sheynin, Yuriy
    Suvorova, Elena
    Shutenko, Felix
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 283 - +
  • [27] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335
  • [28] Latency Criticality Aware On-Chip Communication
    Li, Zheng
    Wu, Jie
    Shang, Li
    Dick, Robert P.
    Sun, Yihe
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1052 - +
  • [29] An architecture and compiler for scalable on-chip communication
    Liang, H
    Laffely, A
    Srinivasan, S
    Tessier, R
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 711 - 726
  • [30] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239