Logic verification of very large circuits using shark

被引:9
作者
Casas, J [1 ]
Yang, H [1 ]
Khaira, M [1 ]
Joshi, M [1 ]
Tetzlaff, T [1 ]
Otto, S [1 ]
Seligman, E [1 ]
机构
[1] Intel Corp, CAD Labs, Santa Clara, CA 95051 USA
来源
TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 1999年
关键词
D O I
10.1109/ICVD.1999.745167
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we will present Shark, a software based logic verification technology that allows high-performance switch-level simulation of multi-million transistor circuits on general-purpose workstations. Shark achieves high-performance simulations on very large circuits through three key technologies: 1) a circuit partitioner based on latch boundary components, design hierarchy driven clustering, and latch/activity load balancing, 2) a high-performance switch-level simulator capable of simulating very large models and run word-parallel simulations, and 3) a simulation backplane that can connect any number of simulators to form, a distributed/parallel simulation environment. Shark has been tested on circuits of up to 15M transistors. On an Intel circuit with about 5M transistors, Shark achieved a simulation throughput of 19 Hz.
引用
收藏
页码:310 / 317
页数:8
相关论文
共 50 条
  • [41] CODED TIME-SYMBOLIC SIMULATION FOR TIMING VERIFICATION OF LOGIC-CIRCUITS
    ISHIURA, N
    DEGUCHI, Y
    YAJIMA, S
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1992, E75A (10) : 1247 - 1254
  • [42] Modeling and Verification of NCL Circuits Using PAT
    Ma, Jieming
    Man, Ka Lok
    Lim, Eng Gee
    Zhang, Nan
    Lei, Chi-Un
    Guan, Sheng-Uei
    Jeong, Taikyeong Ted
    Seon, Jong Kug
    CEIS 2011, 2011, 15
  • [43] A scalable parallel algorithm for reachability analysis of very large circuits
    Heyman, T
    Geist, D
    Grumberg, O
    Schuster, A
    FORMAL METHODS IN SYSTEM DESIGN, 2002, 21 (03) : 317 - 338
  • [44] PartGen: A generator of very large circuits to benchmark the partitioning of FPGAs
    Pistorius, J
    Legai, E
    Minoux, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (11) : 1314 - 1321
  • [45] Wiring Algorithms for Very Large Scale Integrated Circuits.
    Rothermel, Hans-Juergen
    Fortschritt-Berichte der VDI-Zeitschriften, Reihe 10: Angewandte Informatik, 1984, (32):
  • [46] To Design Logic Circuits by Using Symmetrical Coordinate
    Shen Yu
    Yu Cheng-Bo
    JOURNAL OF COMPUTERS, 2010, 5 (09) : 1402 - 1409
  • [47] Simulation of sequential circuits using logic programming
    Lyul'kin, AE
    AUTOMATIC CONTROL AND COMPUTER SCIENCES, 1999, 33 (02) : 43 - 50
  • [48] SEQUENTIAL CIRCUITS USING THRESHOLD LOGIC GATES
    HURST, SL
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1970, 29 (05) : 495 - &
  • [49] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [50] METALLIZATION TECHNOLOGY FOR VERY-LARGE-SCALE INTEGRATION CIRCUITS
    SINHA, AK
    THIN SOLID FILMS, 1982, 90 (03) : 271 - 285