Domain Wall Memory-Layout, Circuit and Synergistic Systems

被引:19
作者
Motaman, Seyedhamidreza [1 ]
Iyengar, Anirudh Srikant [1 ]
Ghosh, Swaroop [1 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL 33613 USA
关键词
Cache segregation; cross-layer design; domain wall memory (DWM); dynamic shift current modulation; dynamic write current modulation; shift power; synergistic systems; ENERGY;
D O I
10.1109/TNANO.2015.2391185
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Domain wall memory (DWM) is gaining significant attention for embedded cache application due to low standby power, excellent retention, and ability to store multiple bits per cell. Additionally, it provides fast access time, good endurance, and good retention. However, it suffers from poor write latency, shift latency, shift power, and write power. DWM is sequential in nature and latency of read/write operations depends on the offset of the bit from the read/write head. This paper investigates the circuit design challenges such as bitcell layout, head positioning, utilization factor of the nanowire, shift power, shift latency, and provides solutions to deal with these issues. A synergistic system is proposed by combining circuit techniques such as merged read/write heads (for compact layout), flipped-bitcell and shift gating (for shift power optimization), wordline strapping (for access latency), shift circuit design with two micro-architectural techniques: 1) segmented cache and 2) workload-aware dynamic shift and write current boosting to realize energy-efficient and robust DWMcache. Simulations show 3-33% performance and 1.2-14.4X power consumption improvement for cache segregation and 2.5-31% performance and 1.3-14.9X power enhancement for dynamic current boosting over a wide range of PARSEC benchmarks.
引用
收藏
页码:282 / 291
页数:10
相关论文
共 16 条
[1]  
[Anonymous], 2014, PRODUCTION GREEN DIE
[2]  
[Anonymous], J APPL PHYS
[3]  
[Anonymous], TR0932 U TEX DEP COM
[4]  
[Anonymous], THESIS STANFORD U ST
[5]  
Binkert Nathan, 2011, Computer Architecture News, V39, P1, DOI 10.1145/2024716.2024718
[6]   NVSim: A Circuit-Level Performance, Energy, and Area Model for Emerging Nonvolatile Memory [J].
Dong, Xiangyu ;
Xu, Cong ;
Xie, Yuan ;
Jouppi, Norman P. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (07) :994-1007
[7]  
Ghosh Swaroop, 2013, 2013 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), P30, DOI 10.1109/NanoArch.2013.6623035
[8]  
Ghosh Sudeep., 2013, Proceedings of the 2nd ACM SIGPLAN Program Protection and Reverse Engineering Workshop, page, P1
[9]   Modeling and Analysis of Domain Wall Dynamics for Robust and Low-Power Embedded Memory [J].
Iyengar, Anirudh ;
Ghosh, Swaroop .
2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
[10]   After Hard Drives-What Comes Next? [J].
Kryder, Mark H. ;
Kim, Chang Soo .
IEEE TRANSACTIONS ON MAGNETICS, 2009, 45 (10) :3406-3413