Programmable nanowire circuits for nanoprocessors

被引:445
作者
Yan, Hao [1 ]
Choe, Hwan Sung [2 ]
Nam, SungWoo [3 ]
Hu, Yongjie [1 ]
Das, Shamik [4 ]
Klemic, James F. [4 ]
Ellenbogen, James C. [4 ]
Lieber, Charles M. [1 ,3 ]
机构
[1] Harvard Univ, Dept Chem & Chem Biol, Cambridge, MA 02138 USA
[2] Harvard Univ, Dept Phys, Cambridge, MA 02138 USA
[3] Harvard Univ, Sch Engn & Appl Sci, Cambridge, MA 02138 USA
[4] Mitre Corp, Nanosyst Grp, Mclean, VA 22102 USA
关键词
LOGIC; ARRAYS;
D O I
10.1038/nature09749
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A nanoprocessor constructed from intrinsically nanometre-scale building blocks is an essential component for controlling memory, nanosensors and other functions proposed for nanosystems assembled from the bottom up(1-3). Important steps towards this goal over the past fifteen years include the realization of simple logic gates with individually assembled semiconductor nanowires and carbon nanotubes(1,4-8), but with only 16 devices or fewer and a single function for each circuit. Recently, logic circuits also have been demonstrated that use two or three elements of a one-dimensional memristor array(9), although such passive devices without gain are difficult to cascade. These circuits fall short of the requirements for a scalable, multifunctional nanoprocessor(10,11) owing to challenges in materials, assembly and architecture on the nanoscale. Here we describe the design, fabrication and use of programmable and scalable logic tiles for nanoprocessors that surmount these hurdles. The tiles were built from programmable, non-volatile nanowire transistor arrays. Ge/Si core/shell nanowires(12) coupled to designed dielectric shells yielded single-nanowire, non-volatile field-effect transistors (FETs) with uniform, programmable threshold voltages and the capability to drive cascaded elements. We developed an architecture to integrate the programmable nanowire FETs and define a logic tile consisting of two interconnected arrays with 496 functional configurable FET nodes in an area of similar to 960 mu m(2). The logic tile was programmed and operated first as a full adder with a maximal voltage gain of ten and input-output voltage matching. Then we showed that the same logic tile can be reprogrammed and used to demonstrate full-subtractor, multiplexer, demultiplexer and clocked D-latch functions. These results represent a significant advance in the complexity and functionality of nanoelectronic circuits built from the bottom up with a tiled architecture that could be cascaded to realize fully integrated nanoprocessors with computing, memory and addressing capabilities.
引用
收藏
页码:240 / 244
页数:5
相关论文
共 21 条
[1]   Logic circuits with carbon nanotube transistors [J].
Bachtold, A ;
Hadley, P ;
Nakanishi, T ;
Dekker, C .
SCIENCE, 2001, 294 (5545) :1317-1320
[2]   'Memristive' switches enable 'stateful' logic operations via material implication [J].
Borghetti, Julien ;
Snider, Gregory S. ;
Kuekes, Philip J. ;
Yang, J. Joshua ;
Stewart, Duncan R. ;
Williams, R. Stanley .
NATURE, 2010, 464 (7290) :873-876
[3]   Functional nanoscale electronic devices assembled using silicon nanowire building blocks [J].
Cui, Y ;
Lieber, CM .
SCIENCE, 2001, 291 (5505) :851-853
[4]  
Das S, 2005, LECT NOTES PHYS, V680, P479
[5]   Designs for ultra-tiny, special-purpose nanoelectronic circuits [J].
Das, Shamik ;
Gates, Alexander J. ;
Abdu, Hassen A. ;
Rose, Garrett S. ;
Picconatto, Carl A. ;
Ellenbogen, James C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) :2528-2540
[6]   Array-based architecture for FET-based, nanoscale electronics [J].
DeHon, A .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2003, 2 (01) :23-32
[7]   Logic gates and computation from assembled nanowire building blocks [J].
Huang, Y ;
Duan, XF ;
Cui, Y ;
Lauhon, LJ ;
Kim, KH ;
Lieber, CM .
SCIENCE, 2001, 294 (5545) :1313-1317
[8]   High-κ dielectrics for advanced carbon-nanotube transistors and logic gates [J].
Javey, A ;
Kim, H ;
Brink, M ;
Wang, Q ;
Ural, A ;
Guo, J ;
McIntyre, P ;
McEuen, P ;
Lundstrom, M ;
Dai, HJ .
NATURE MATERIALS, 2002, 1 (04) :241-246
[9]   Layer-by-layer assembly of nanowires for three-dimensional, multifunctional electronics [J].
Javey, Ali ;
Nam, SungWoo ;
Friedman, Robin S. ;
Yan, Hao ;
Lieber, Charles M. .
NANO LETTERS, 2007, 7 (03) :773-777
[10]   A metal/Al2O3/ZrO2/SiO2/Si (MAZOS) structure for high-performance non-volatile memory application [J].
Liu, Jing ;
Wang, Qin ;
Long, Shibing ;
Zhang, Manhong ;
Liu, Ming .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (05)