A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-μm digital CMOS

被引:111
|
作者
Sandner, C [1 ]
Clara, M [1 ]
Santner, A [1 ]
Hartig, T [1 ]
Kuttner, F [1 ]
机构
[1] Infineon Technol Austria, Dev Ctr Villach, A-9500 Villach, Austria
关键词
capacitive interpolation; data converter; flash ADC; sampling;
D O I
10.1109/JSSC.2005.847215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a 6-bit 1.2-GS/s flash-ADC with wide analog bandwidth and low power, realized in a standard digital 0.13 mu m CMOS copper technology. Employing capacitive interpolation gives various advantages when designing for low power: no need for a reference resistor ladder, implicit sample-and-hold operation, no edge effects in the interpolation network (as compared to resistive interpolation), and a very low input capacitance of only 400 fF, which leads to an easily drivable analog converter interface. Operating at 1.2 GS/s the ADC achieves an effective resolution bandwidth (ERBW) of 700 MHz, while consuming 160 mW of power. At 600 MS/s we achieve an ERBW of 600 MHz with only 90 mW power consumption, both from a 1.5 V supply. This corresponds to outstanding figure-of-merit numbers (FoM) of 2.2 and 1.5 pJ/convstep, respectively,. The module area is 0.12 mm(2).
引用
收藏
页码:1499 / 1505
页数:7
相关论文
共 50 条
  • [41] A 24 GS/s Single-Core Flash ADC with 3 Bit Resolution in 28 nm Low-Power Digital CMOS
    Tretter, G.
    Khafaji, M.
    Fritsche, D.
    Carta, C.
    Ellinger, F.
    PROCEEDINGS OF THE 2015 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC 2015), 2015, : 347 - 350
  • [42] A 6-bit CMOS inverter based pseudo-flash ADC with low power consumption
    Morozov, D. V.
    Pilipko, M. M.
    Piatak, I. M.
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [43] A 1.2 V 200-MS/s 10-bit folding and interpolating ADC in 0.13-μm CMOS
    Chen, Yihui
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 155 - 158
  • [44] A 1.4-V 25-mW 600-MS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    林俪
    任俊彦
    叶凡
    半导体学报, 2010, 31 (02) : 70 - 75
  • [45] A 2-GS/s 6-bit Flash ADC with Offset Calibration
    Lin, Ying-Zu
    Lin, Cheng-Wu
    Chang, Soon-Jyh
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 381 - 384
  • [46] A 12-bit, 1.1-GS/s, Low-Power Flash ADC
    Adimulam, Mahesh Kumar
    Srinivas, M. B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (03) : 277 - 290
  • [47] Low-power 6-bit flash ADC for high-speed data converters architectures
    Ferragina, Vincenzo
    Ghittori, Nicola
    Maloberti, Franco
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3930 - +
  • [48] Low-power 0.13-μm CMOS receiver for microwave Doppler sensor
    Kim, Sang-Hyo
    Lee, Kyeong-Hyeok
    Kim, Choul-Young
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2019, 61 (10) : 2381 - 2384
  • [49] Design and Characterization of a 3-bit 24-GS/s Flash ADC in 28-nm Low-Power Digital CMOS
    Tretter, Gregor
    Khafaji, Mohammad Mahdi
    Fritsche, David
    Carta, Corrado
    Ellinger, Frank
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (04) : 1143 - 1152
  • [50] A 6-Bit Ku Band Digital Step Attenuator with Low Phase Variation in 0.13-μm SiGe BiCMOS
    Luo, Lei
    Li, Zhiqun
    Yao, Yan
    Cheng, Guoxiao
    ELECTRONICS, 2019, 8 (10)